# INTEGRATED CIRCUITS APPLICATIONS HANDBOOK EDITED BY ARTHUR H. SEIDMAN ### INTEGRATED CIRCUITS APPLICATIONS HANDBOOK Arthur H. Seidman Pratt Institute JOHN WILEY & SONS New York • Chichester • Brisbane • Toronto • Singapore Copyrght © 1983 by John Wiley & Sons, Inc All rights reserved Published simultaneously in Canada. Reproduction or translation of any part of this work beyond that perpetted by Sections 107 and 108 of the 1976 United States Copyright Act without the permission of the copyright owner is unlawful Requests for permission or further information should be addressed to the Permissions Department. John Wiley & Sons. #### Library of Congress Cataloging in Publication Data: Integrated circuits applications handbook. (Wiley electrical and electronic technology handbook series) Includes bibliographies and index. - 1. Integrated circuits-Handbooks, manuals, etc. - I. Seidman, Arthur H. II. Series. TK7874.I546 1983 621.381′73 82-10903 ISBN 0-471-07765-8 Printed in the United States of America $10\; 9\; 8\; 7\; 6\; 5\; 4\; 3\; 2\; 1$ ## **PREFACE** The IC applications handbook is designed for electronic technicians, technologists, engineers, scientists, and students. Theory is minimized, applications are emphasized, and the math used is essentially limited to arithmetic and elementary algebra. Because the IC field has mushroomed into many specialties, no single individual can be an expert on all the different types of integrated circuitry available today and their applications. A distinctive feature of this handbook is that each chapter is written by an expert. The contributors are affiliated with such organizations as Motorola, Fairchild, RCA, Signetics, and Texas Instruments. Another distinctive feature of the work is its practical orientation. Over 200 worked-out examples, accompanied by step-by-step solution procedures and numerous reference tables, are provided. For example, this approach enables the reader to calculate the fan out of a T<sup>2</sup>L gate or the output of a summing amplifier, to select a suitable IC for an FM IF strip, or to design an active low pass filter. The first section of the handbook deals with digital ICs. Topics covered include T<sup>2</sup>L, I<sup>2</sup>L, ECL, MOS/CMOS logic families, charge coupled devices, semiconductor and bubble memories, and the microprocessor. Linear ICs are the concern in the second section of the book. Topics considered are op amps, active filters, waveform generators, analog-to-digital and digital-to-analog converters, communications ICs, voltage regulators, interfacing circuits, and phase locked loops. The concluding section treats thin film, thick film, and IC fabrication technologies. I gratefully acknowledge the fine efforts and cooperation of the various contributors who helped to make this handbook a reality. Thanks also to the reviewers whose suggestions helped improve the presentation of material. Because of the broad coverage of the book, it is inevitable that some errors went undetected. I will be appreciative if any remaining errors are called to my attention. It has been a pleasure working with a splendid staff at Wiley. Two individuals in the Engineering Technology Group deserve special acknowledgment. I am grateful to Alan Lesure, Executive Editor, for his faith and support in #### VIII PREFACE launching a series of handbooks in electrical and electronics technology, of which this is the first published volume. The assistance, cooperation, and wisdom furnished by my editor, Judy Green, helped to make the editing of this book bearable and, at times, even fun. Arthur H. Seidman # **CONTENTS** | PART I | Dig | Digital Integrated Circuits | | |-----------|-----------------------------|-----------------------------------|----| | CHAPTER 1 | Transistor Transistor Logic | | | | | 1.1 | INTRODUCTION | 3 | | | 1.2 | BASIC LOGIC FUNCTIONS | 4 | | | 1.3 | BASIC TTL OPERATION | 4 | | | | Fan in and Fan out | 6 | | | | Propagation Delay | 8 | | | | Noise Margin | 9 | | | 1.4 | TYPES OF TTL GATES | 10 | | | | Open Collector | 10 | | | | AND Gates | 13 | | | | NOR Gates | 14 | | | | Schmitt Input NAND Gates | 14 | | | | High-Speed TTL (HTTL) | 14 | | | | Schottky TTL (STTL) | 15 | | | | Low-Power Schottky (LSTTL) | 16 | | | | Standard TTL | 17 | | | | Tri-state Logic | 17 | | | 1.5 | IMPLEMENTATION OF LOGIC FUNCTIONS | 19 | | | 1.6 | FLIP FLOPS | 21 | | | | SR Flip Flop | 21 | | | | JK Flip Flop | 21 | | | | D Flip Flop | 22 | | | 1.7 | COUNTERS | 23 | | | | Synchronous Counter | 24 | #### X CONTENTS | | 1.8 | SHIFT REGISTERS | 25 | |-----------|------|----------------------------------------------|----------| | | 1.9 | OTHER APPLICATIONS | 27 | | | 1.10 | ADVANCED TTL | 31 | | | 1.11 | REFERENCES | 33 | | CHAPTER 2 | Inte | grated Injection Logic | 34 | | | 2.1 | INTRODUCTION | 34 | | | 2.2 | BASIC I <sup>2</sup> L STRUCTURE | 35 | | | | Structure Details | 35 | | | | Packing Density | 37 | | | 2.3 | ELECTRICAL CHARACTERISTICS | 38 | | | | The dc Characteristics | 38 | | | | Cell Gain | 39 | | | | Fan Out<br>Noise Margin | 40<br>41 | | | | The ac Characteristics | 41 | | | 2.4 | LOGIC DESIGN WITH I <sup>2</sup> L GATES | 43 | | | 2.5 | INTERFACING | 50 | | | 2.6 | POWER SUPPLY REQUIREMENTS | 50 | | | 2.7 | MAKING A SELECTION | 51 | | | 2.8 | APPLICATIONS OF I <sup>2</sup> L | 55 | | | 2.9 | REFERENCES | 56 | | CHAPTER 3 | Emi | tter Coupled Logic | 57 | | | 3.1 | INTRODUCTION | 57 | | | 3.2 | THE BASIC EMITTER COUPLED SWITCH | 58 | | | 3.3 | THE BASIC ECL GATE | 61 | | | 3.4 | THE ON CHIP $V_{\rm BB}$ REFERENCE GENERATOR | 63 | | | 3.5 | APPLICATION CONSIDERATIONS | 66 | | | | The dc Loading Effects | 66 | | | | The Minus 2 Volt Termination Supply | 68 | | | | Ground System Considerations | 70 | | | | CONTENTS | Χİ | |-----------|-----|-----------------------------------------------------------------|-----| | | 3.6 | LOGIC FUNCTIONS: POSITIVE NOR/OR, NEGATIVE AND/NAND | 71 | | | | Wired OR | 73 | | | | Collector Dotting | 74 | | | | Gate Arrays | 75 | | | 3.7 | PACKAGED INTERCONNECTION OF ECL CONSIDERATIONS | 80 | | | | Ringing and Oscillation | 80 | | | 3.8 | SYSTEM SWITCHING PERFORMANCE | 87 | | | | How Can the User Affect System Performance? (Secondary Effects) | 87 | | | 3.9 | REFERENCES | 94 | | | | | | | CHAPTER 4 | MOS | S and CMOS Logic | 95 | | | 4.1 | INTRODUCTION | 95 | | | 4.2 | MOS DEVICE STRUCTURE AND THEORY | 95 | | | 4.3 | MOS DEVICE CHARACTERISTICS | 99 | | | 4.4 | THE MOS INVERTER | 103 | | | | NMOS with Saturated Load | 103 | | | | NMOS with Nonsaturated Load | 106 | | | | NMOS with Depletion-Mode Load | 106 | | | | CMOS Inverter | 107 | | | | Channel Resistance | 110 | | | 4.5 | PERFORMANCE CHARACTERISTICS | 111 | | | | Device Current | 111 | | | | Power Dissipation | 112 | | | | Noise Considerations | 113 | | | | Output Drive Capability | 115 | | | | Switching Speed | 115 | | | 4.6 | OPERATING CONDITIONS | 118 | | | | Unused Inputs | 118 | | | | Input Protection | 118 | | | | Handling and Operating MOS Devices | 119 | İ #### xii CONTENTS | | 4.7 | APPLICATION TO LOGIC DESIGN | 119 | |-----------|-----|--------------------------------------|-----| | | | Static Logic | 119 | | | | Flip Flops | 121 | | | | Dynamic Logic | 125 | | | 4.8 | THE POWER MOSFET | 126 | | | 4.9 | REFERENCES | 129 | | CHAPTER 5 | Cha | rge Coupled Devices | 130 | | | 5.1 | INTRODUCTION | 130 | | | 5.2 | CCD OPERATION | 131 | | | | Dark Current | 135 | | | 5.3 | CCD STRUCTURES | 135 | | | 5.4 | IMAGE SENSORS AND ANALOG DELAY LINES | 136 | | | | Line Imaging Devices (LIDs) | 136 | | | | Area Imaging Devices (AIDs) | 138 | | | | Analog Signal Processors | 138 | | | 5.5 | TYPICAL COMMERCIAL CCD PRODUCTS | 139 | | | | Line-Scan CCD Image Sensors | 139 | | | | Structure of Line Image Sensors | 141 | | | | Area CCD Image Sensors | 146 | | | | Structure of Image Sensors | 150 | | | | Analog Delay Lines | 155 | | | | Structure of Analog Delay Lines | 157 | | | | Modes of Operation | 159 | | | 5.6 | REFERENCES | 166 | | CHAPTER 6 | Sem | niconductor Memories | 167 | | | 6.1 | INTRODUCTION | 167 | | | 6.2 | RANDOM ACCESS MEMORY (RAM) | 168 | | | | Selecting a RAM | 168 | | | 6.3 | STATIC RAM | 169 | | | | Pin Outs | 170 | | | | Static RAM Cell | 172 | | | | CONTENTS | xiii | |-----------|------|---------------------------------------------|------------| | | 6.4 | DYNAMIC RAM | 179 | | | | Refreshing Memory Cells | 181 | | | | Dynamic Ram Cell | 181 | | | 6.5 | READ ONLY MEMORY (ROM) | 188 | | | 6.6 | TYPES OF PROMs | 189 | | | 6.7 | APPLICATIONS OF ROMs AND PROMS | 190 | | | 6.8 | REFERENCES | 195 | | CHAPTER 7 | Mag | netic Bubble Memories | 197 | | | 7.1 | INTRODUCTION | 197 | | | 7.2 | THE MAGNETIC BUBBLE MEMORY | 198 | | | 7.3 | PROPAGATION AND CONTROL OF MAGNETIC BUBBLES | 199 | | | 7.4 | DEVICE ARCHITECTURE | 201 | | | 7.5 | BUBBLE MEMORY SYSTEMS | 205 | | | | Power Supply Considerations | 207 | | | | Megabit Systems | 210 | | | 7.6 | PRACTICAL MBM DESIGN | 213 | | | | Performance | 214 | | | | Flexibility and Expandability Requirements | 045 | | | | Physical Dimensions Consideration | 215<br>216 | | | | Power Supply Estimates | 216 | | | | Interfacing | 217 | | | | PCB Layout | 219 | | | 7.7 | TESTING AND DEBUGGING | 222 | | | 7.8 | ERRORS | 223 | | | 7.9 | REFERENCES | 223 | | CHAPTER 8 | Micr | oprocessors and Microcomputers | 224 | | | 8.1 | INTRODUCTION | 224 | | | 8.2 | SYSTEM COMPONENTS | 226 | | | 8.3 | INSIDE THE MPU | 227 | #### xiv CONTENTS | | 8.4 | MEMORY | 229 | |-----------|------|------------------------------------------------|-----| | | 8.5 | INTERFACING TO THE OUTSIDE WORLD | 230 | | | | Parailel Mode | 230 | | | | Serial Mode | 232 | | | | Synchronous Mode | 234 | | | | Asynchronous Mode | 236 | | | 8.6 | MEMORY MAPPING | 238 | | | 8.7 | PROGRAMMING | 239 | | | 8.8 | ASSEMBLY LANGUAGE OVERVIEW | 241 | | | | Flowcharts | 242 | | | | Writing Programs | 243 | | | 8.9 | TYPES OF SYSTEMS | 247 | | | 8.10 | APPLICATIONS | 248 | | | | Extended Arithmetic Functions | 248 | | | | Time Delay | 251 | | | | Polling Sensor Inputs | 253 | | | | Setting/Clearing Control Outputs | 256 | | | 8.11 | TRENDS IN MICROPROCESSING | 274 | | | 8.12 | REFERENCES | 274 | | PART II | Line | ear Integrated Circuits | 275 | | CHAPTER 9 | The | Operational Amplifier | 277 | | | 9.1 | INTRODUCTION | 277 | | | | Basic Operation | 277 | | | 9.2 | VOLTAGE LEVELS AND GAIN IN FEEDBACK AMPLIFIERS | 278 | | | | Noninverting Amplifier | 279 | | | | Inverting Amplifier | 281 | | | | The "Virtual Ground" | 282 | | | 9.3 | CHARACTERISTICS OF PRACTICAL OP | | | | | AMPS | 283 | | | | Circuit Operation | 283 | | | | Differential Input Amplifier | 283 | | | CONTENTS | XV | |-----|---------------------------------------------------------|-----| | | Voltage Amplifier and Output Driver | 283 | | | Output Amplifier | 283 | | | Characteristics | 285 | | | Input Offset Voltage | 286 | | | Input Bias Current | 286 | | | Input Offset Current | 286 | | | Input Resistance | 287 | | | Input Capacitance | 287 | | | Offset Voltage Adjustment Range | 287 | | | Large Signal Voltage Gain | 287 | | | Output Resistance | 287 | | | Common Mode Rejection Ratio | 288 | | | Supply Voltage Rejection Ratio | 288 | | | Output Voltage Swing | 288 | | | Output Short-Circuit Current | 288 | | | Supply Current and Power Consump- | | | | tion | 288 | | | Transient Response: Rise Time and<br>Overshoot | 288 | | | Slew Rate | 288 | | | | 200 | | 9.4 | OUTPUT EFFECTS OF OP AMP<br>CHARACTERISTICS | 288 | | | Effect of Input Offset Voltage | | | | • | 289 | | | Combining Characteristics Effects with<br>Signal Levels | 290 | | | Effect of Bias and Offset Currents | 291 | | | Offset Null Adjustments | 294 | | | Effect of Large Signal Voltage Gain | 294 | | | Effect of Common Mode Voltage | 294 | | | Frequency Response Effects | 296 | | | Transient Response Effects | 300 | | 9.5 | UNCOMPENSATED OP AMPS | 302 | | 9.6 | OP AMPS WITH SPECIAL | | | - | CHARACTERISTICS | 303 | | | Programmable Op Amps | 303 | | | Precision Op Amps | 305 | | | | | #### xvi CONTENTS | | | High Slew Rate Op Amps | 306 | |------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | | | Low-Noise Op Amps | 307 | | | 9.7 | OP AMPS FOR SPECIAL CIRCUIT CONSTRAINTS | 307 | | | | High-Voltage and Low-Voltage Op Amps | 307 | | | | Low-Power Op Amps | 308 | | | | High-Current Op Amps | 308 | | | | Single Supply Op Amps | 308 | | | 9.8 | SPECIAL FUNCTION OP AMPS | 309 | | | | Comparators | 309 | | | | Voltage Followers | 310 | | | | Instrumentation Amplifiers | 310 | | | | Video Amplifiers | 310 | | | 9.9 | CURRENT DIFFERENCING (NORTON) AMPLIFIERS | 311 | | | 9.10 | REFERENCES | 314 | | CHAPTER 10 | Circuits Using the Op Amp | | | | CHAPTER 10 | | INTRODUCTION | <b>315</b><br>315 | | | 10.1 | Ideal Op Amp Characteristics | 315 | | | | Circuit Equations | 316 | | | 40.0 | | 317 | | | 10.2 | BASIC AMPLIFIERS Comparator | 317 | | | | Comparator | 017 | | | | • | 319 | | | | Unity Follower | 319<br>320 | | | | Unity Follower Noninverting Amplifier with Level Shift | 319<br>320<br>321 | | | | Unity Follower Noninverting Amplifier with Level Shift Inverting Amplifier with Level Shift | 320 | | | | Unity Follower Noninverting Amplifier with Level Shift Inverting Amplifier with Level Shift The ac Coupled Inverting Amplifier | 320<br>321 | | | | Unity Follower Noninverting Amplifier with Level Shift Inverting Amplifier with Level Shift | 320<br>321<br>322 | | | | Unity Follower Noninverting Amplifier with Level Shift Inverting Amplifier with Level Shift The ac Coupled Inverting Amplifier Low-Frequency Inverting Amplifier | 320<br>321<br>322<br>324 | | | | Unity Follower Noninverting Amplifier with Level Shift Inverting Amplifier with Level Shift The ac Coupled Inverting Amplifier Low-Frequency Inverting Amplifier Inverting Amplifier with Power Buffer | 320<br>321<br>322<br>324<br>325 | | | 10.3 | Unity Follower Noninverting Amplifier with Level Shift Inverting Amplifier with Level Shift The ac Coupled Inverting Amplifier Low-Frequency Inverting Amplifier Inverting Amplifier with Power Buffer Difference Amplifier Instrumentation Amplifier | 320<br>321<br>322<br>324<br>325<br>326 | | | | CONTENTS | xvii | |---------------|-------|---------------------------------------------|------------| | | | Logarithmic and Anti-Logarithmic Amplifiers | 331 | | | | Division and Multiplication | 332 | | | | Analog Computation | 335 | | | | Differentiation and Integration | 336 | | | 10.4 | VOLTAGE AND CURRENT CONVERSION | 339 | | | 10.5 | SIMULATED REACTANCES | 341 | | | | Capacitance Multiplier | 341 | | | | Simulated Inductor | 342 | | | 10.6 | STORAGE CIRCUITS | 344 | | | | Sample and Hold | 344 | | | | Peak Detector | 345 | | | 10.7 | REFERENCES | 346 | | CHAPTER 11 | Activ | re Filters | 347 | | 511A1 1211 11 | 11.1 | INTRODUCTION | 347 | | | | | | | | 11.2 | FILTER TYPES The Low-Pass Filter | 348<br>348 | | | | First-Order Filter Stage | 349 | | | | The High-Pass Filter | 349 | | | | High-pass Filter with Gain | 349 | | | | Bandpass Filter | 350 | | | | Band-Reject Filter | 351 | | | | All-Pass Filter | 352 | | | 11.3 | FILTER RESPONSE | 352 | | | 11.0 | Butterworth | 352 | | | | Chebyshev | 352 | | | | Bessel | 353 | | | | Negative Impedance Converter | 354 | | | | Multiple-Stage Filters | 355 | | | 11.4 | DESIGNING ACTIVE FILTERS | 355 | | | | Design Procedure | 355 | | | | Filter Circuit Characteristics | 356 | #### xviii CONTENTS | | | Second-Order Biquad Band-Reject Filter | 368 | |------------|-------|------------------------------------------|-----| | | | State Variable Filter | 371 | | | | Time Delay Filter | 372 | | | 11.5 | CONSTRUCTION TECHNIQUES | 373 | | | | Power Supply | 373 | | | | Power Supply Precautions | 375 | | | | Noise | 375 | | | 11.6 | REFERENCES | 376 | | CHAPTER 12 | Wave | form Generation | 377 | | | 12.1 | INTRODUCTION | 377 | | | 12.2 | WIEN BRIDGE OSCILLATOR | 377 | | | 12.3 | CMOS CRYSTAL OSCILLATOR | 379 | | | 12.4 | CRYSTAL OSCILLATOR USING A COMPARATOR | 381 | | | 12.5 | SQUARE WAVE GENERATOR USING A COMPARATOR | 382 | | | 12.6 | CMOS SQUARE WAVE<br>GENERATOR | 385 | | | 12.7 | STAIRCASE GENERATOR | 386 | | | 12.8 | ARBITRARY WAVEFORM<br>GENERATOR | 387 | | | 12.9 | 555 MONOSTABLE MV | 390 | | | 12.10 | 555 ASTABLE MV | 391 | | | 12.11 | IC FUNCTION GENERATOR | 393 | | | 12.12 | REFERENCES | 397 | | CHAPTER 13 | Data | Conversion | 398 | | | 13.1 | INTRODUCTION | 398 | | | 13.2 | NUMBER SYSTEMS AND CONVERTER CODES | 399 | | | | Number Systems | 399 | | | | Binary Numbers | 399 | | _ | | Octal Numbers | 399 | | | CONTENTS | xix | |------|-----------------------------------------------------|------------| | | Hexadecimal Numbers | 399 | | | Codes (Unipolar) | 401 | | | Straight Binary | 401 | | | Binary Coded Decimal (BCD) | 403 | | | Overranging | 403 | | | Complementary Binary and BCD | 403 | | | Gray Code | 403 | | | Codes (Bipolar) | 404 | | | Offset Binary | 404 | | | Two's Complement | 404 | | | Sign-Magnitude | 404 | | 13.3 | DIGITAL-TO-ANALOG (D/A) | | | | CONVERTERS | 405 | | | Basic Concepts and Transfer Function | 405 | | | D/A Converter Circuits | 405 | | | | 408<br>408 | | | Binary Weighted Resistors R/2R Ladder D/A Converter | 408<br>409 | | 40.4 | | | | 13.4 | | 411 | | | Error Estimation | 413 | | 13.5 | | 415 | | | The MC 1408 DAC | 415 | | | Circuit Description | 415 | | | D/A Converter with Bipolar Voltage Range | 418 | | 13.6 | VOLTAGE OUTPUT DAC | 419 | | 13.7 | MULTIPLYING DAC | 419 | | 13.7 | 8-Bit Multiplying D/A Converter | 419 | | | AD7523 | 420 | | 13.8 | ANALOG-TO-DIGITAL (A/D) | | | | CONVERTERS | 421 | | | Transfer Function | 423 | | | Sampling Concepts | 425 | | | Characteristics of A/D Converters | 426 | | 13.9 | SUCCESSIVE APPROXIMATION ADC | s 427 | | | Circuit Description | 429 | | | | Full-Scale Calibration | 429 | |------------|--------|---------------------------------------------------------------------|-----| | | | Operating with Sample-and-Hold Ampli- | | | | | fier | 431 | | | 13.10 | INTEGRATING DACs | 431 | | | | Dual-Slope A/D Converters | 432 | | | | BCD Converter | 432 | | | | Circuit Description | 432 | | | 13.11 | THE PARALLEL (FLASH) ADC | 435 | | | | 40 ns Converter | 436 | | | | Circuit Description | 437 | | | 13.12 | HOW TO SELECT CONVERTERS | 437 | | | 13.13 | INTERFACING WITH MICROPROCESSORS | 438 | | | | Interfacing DACs | 438 | | | | Circuit Description | 441 | | | | Microprocessor Compatible Second Generation Converters | 442 | | | | Interfacing a 12 Bit DAC with an 8 Bit | 442 | | | | Interfacing an ADC | 444 | | | | Circuit Description | 445 | | | | Microprocessor Compatible A/D Converter | 448 | | | | Microprocessor Controlled Successive<br>Approximation A/D Converter | 448 | | | | Circuit Description | 450 | | | 13.14 | REFERENCES | 450 | | CHAPTER 14 | ICs fo | r Communications Systems | 451 | | | 14.1 | INTRODUCTION | 451 | | | 14.2 | AM RECEIVER SUBSYSTEMS | 451 | | | 14.3 | FM RECEIVER SUBSYSTEMS | 453 | | | 14.4 | IF AMPLIFIERS | 458 | | | 14.5 | RF AMPLIFIERS | 461 | | | 14.6 | FM STEREO DECODERS | 462 | | | | | | Zero Offset 429