# Polycrystalline Silicon for Integrated Circuit Applications Ted Kamins # POLYCRYSTALLINE SILICON FOR INTEGRATED CIRCUIT APPLICATIONS by Ted Kamins Hewlett-Packard & Stanford University E8960327 KLUWER ACADEMIC PUBLISHERS Boston/Dordrecht/Lancaster #### Distributors for North America: Kluwer Academic Publishers 101 Philip Drive Assinippi Park Norwell, Massachusetts 02061, USA #### Distributors for the UK and Ireland: Kluwer Academic Publishers MTP Press Limited Falcon House, Queen Square Lancaster LA1 1RN, UNITED KINGDOM #### Distributors for all other countries: Kluwer Academic Publishers Group Distribution Centre Post Office Box 322 3300 AH Dordrecht, THE NETHERLANDS #### Library of Congress Cataloging-in-Publication Data Kamins, Theodore I. Polycrystalline silicon for integrated circuit applications / by Ted Kamins. p. cm. - (Kluwer international series in engineering and computer science; SECS 45) Bibliography: p. Includes index. ISBN 0-89838-259-9 1. Integrated circuits-Materials. 2. Silicon-Electric properties. I. Title. II. Series. TK7871.15.S55K36 1988 621.381 '71-dc19 87-33436 CIP #### Copyright © 1988 by Kluwer Academic Publishers All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, mechanical, photocopying, recording, or otherwise, without the prior written permission of the publisher, Kluwer Academic Publishers, 101 Philip Drive, Assinippi Park, Norwell, Massachusetts 02061. Printed in the United States of America # POLYCRYSTALLINE SILICON FOR INTEGRATED CIRCUIT APPLICATIONS # THE KLUWER INTERNATIONAL SERIES IN ENGINEERING AND COMPUTER SCIENCE # VLSI, COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING #### Consulting Editor #### Jonathan Allen #### Other books in the series: . 47 6 6 4 - Logic Minimization Algorithms for VLSI Synthesis. R. K. Brayton, G. D. Hachtel, - C. T. McMullen, and A. L. Sangiovanni-Vincentelli. ISBN 0-89838-164-9. - Adaptive Filters: Structures, Algorithms, and Applications. M. L. Honig and D. G. Messerschmitt. ISBN 0-89838-163-0. - Computer-Aided Design and VLSI Device Development. K. M. Cham, S.-Y. Oh, D. Chin and J. L. Moll. ISBN 0-89838-204-1. - Introduction to VLSI Silicon Devices: Physics, Technology and Characterization. B. El-Kareh and R. J. Bombard. ISBN 0-89838-210-6. - Latchup in CMOS Technology: The Problem and Its Cure. R. R. Troutman. ISBN 0-89838-215-7. - Digital CMOS Circuit Design. M. Annaratone. ISBN 0-89838-224-6. - The Bounding Approach to VLSI Circuit Simulation. C. A. Zukowski. ISBN 0-89838-176-2. - Multi-Level Simulation for VLSI Design. D. D. Hill and D. R. Coelho. ISBN 0-89838-184-3. - Relaxation Techniques for the Simulation of VLSI Circuits. J. White and A. Sangiovanni-Vincentelli. ISBN 0-89838-186-X. - VLSI CAD Tools and Applications. W. Fichtner and M. Morf, editors. ISBN 0-89838-193-2. A VLSI Architecture for Concurrent Data Structures. W. J. Dally. ISBN 0-89838-235-1. - Yield Simulation for Integrated Circuits. D. M. H. Walker. ISBN 0-89838-244-0. - VLSI Specification, Verification and Synthesis. G. Birtwistle and P.A. Subrahmanyam. ISBN 0-89838-246-7. - Fundamentals of Computer-Aided Circuit Simulation. W. J. McCalla. ISBN 0-89838-248-3. - Serial Data Computation. S.G. Smith and P.B. Denyer. ISBN 0-89838-253-X. - Allophonic Variation in Speech Recognition. K.W. Church. ISBN 0-89838-250-5. - Simulated Annealing for VLSI Design. D.F. Wong, H.W. Leong, and C.L. Liu. ISBN 0-89838-256-4. # Preface Recent years have seen silicon integrated circuits enter into an increasing number of technical and consumer applications, until they now affect everyday life, as well as technical areas. Polycrystalline silicon has been an important component of silicon technology for nearly two decades, being used first in MOS integrated circuits and now becoming pervasive in bipolar circuits, as well. During this time a great deal of information has been published about polysilicon. A wide range of deposition conditions has been used to form films exhibiting markedly different properties. Seemingly contradictory results can often be explained by considering the details of the structure formed. This monograph is an attempt to synthesize much of the available knowledge about polysilicon. It represents an effort to interrelate the deposition, properties, and applications of polysilicon so that it can be used most effectively to enhance device and integrated-circuit performance. As device performance improves, however, some of the properties of polysilicon are beginning to restrict the overall performance of integrated circuits, and the basic limitations of the properties of polysilicon also need to be better understood to minimize potential degradation of circuit behavior. Because of the limited size of this monograph (constrained by publishing economics), the thorough treatment I had hoped to provide was not practical. As writing progressed, it became obvious that the amount of material published about polysilicon is too great to be covered exhaustively in a monograph of reasonable size. Although the amount of data available, especially that concerning electrical properties, is over- x PREFACE whelming, much of it applies to very specific deposition or processing conditions. To provide a more generally useful treatment, I have tried to emphasize trends and models and place specific experimental data in the context of these models. If this treatment is successful, the framework provided in this volume can be used to plan experiments pertinent to specific deposition and processing conditions so that the detailed data needed for practical device fabrication can be rapidly obtained. The material covered in this book is divided into six chapters, which are briefly described below: ## Chapter 1: DEPOSITION In a continuous-flow reactor, kinetics, as well as thermodynamics, affect the deposition process. Either gas-phase or surface mechanisms can limit the overall deposition process, and the choice of the limiting step should be compatible with the reactor geometry being used. Both atmospheric-pressure and low-pressure reactors can be used to deposit polysilicon. Introducing arsenic- or phosphorus-containing dopant gases during the deposition can decrease the deposition rate, while adding a boron-containing dopant gas can increase it. ## Chapter 2: STRUCTURE Initial nucleation of a polysilicon deposit on an amorphous surface depends on the deposition conditions and the nature of the surface. Surface migration of adsorbed atoms during the deposition of the film also influences its structure. Surface migration can be affected by deposition temperature, rate, and pressure. Complementary structural information is provided by various evaluation techniques, such as transmission-electron microscopy (for grain size and detailed microstructure) and x-ray diffraction (for quantitative comparison of films deposited under different conditions). The structure of undoped films is stable at high temperatures, while marked grain growth can occur in highly doped films even at moderate temperatures. Epitaxial regrowth of polysilicon on single-crystal silicon can also occur. ## Chapter 3: DOPANT DIFFUSION AND SEGREGATION Rapid diffusion of dopant atoms along grain boundaries dominates the diffusion of dopant atoms in polysilicon. Diffusion of dopants within polysilicon is differentiated from diffusion from polysilicon into underlying single-crystal silicon; in the latter case, residual oxide layers at the PREFACE xi interface or (in the opposite extreme) epitaxial regrowth can retard the diffusion of dopant from polysilicon. The *n*-type dopants phosphorus, arsenic, and probably antimony segregate to grain boundaries, especially at lower temperatures, limiting the amount of dopant available to contribute carriers to the conduction process; boron does not appear to segregate. #### Chapter 4: OXIDATION The oxidation of undoped polysilicon is controlled by the different oxidation rates of differently oriented crystallites. Doped films exhibit a complex dependence on the dopant concentration and the ability of the dopant to diffuse away from the surface during oxidation. Conduction through oxide grown on polysilicon depends on the surface morphology of the film. ## Chapter 5: ELECTRICAL PROPERTIES The resistivity of undoped polysilicon films is similar to that of intrinsic silicon and depends only weakly on the deposition conditions. The electrical properties of moderately doped films are determined both by dopant segregation to the grain boundaries and by carrier trapping at the grain boundaries. Trapping creates potential barriers, impeding carrier transport between grains and reducing the "effective mobility." Current flow is normally modeled by considering thermionic emission, but tunneling can be important in some cases. The nonuniformity of the grain size restricts detailed modeling of conduction in polysilicon. The conductivity of heavily doped films is limited by the solid solubility of the dopant in crystalline silicon. ## Chapter 6: APPLICATIONS The main application of polysilicon is for the gate electrodes of silicongate MOS integrated circuits, in which the high-temperature compatibility of polysilicon allows fabrication of self-aligned transistors with low parasitic capacitances. The polysilicon can also serve as an additional partial level of circuit interconnections. Lightly doped polysilicon can provide the high-value resistors needed for static memories and other applications. Polysilicon is being increasingly used in bipolar integrated circuits for contact to the base and emitter of the transistor. When used for the emitter contact, it can markedly improve the transistor gain. Devices, such as MOS transistors and diodes, may also be fabricated within the polysilicon layer itself. xii PREFACE I would like to express my appreciation to Stanford University's Center for Integrated Systems, which provided an environment conducive to writing this monograph during a year I spent there as Hewlett-Packard's resident industrial representative. At Stanford Professor John Linvill provided welcome encouragement to pursue this work, and Ms. Louise Peterson and Ms. Joyce Pelzl provided logistical assistance. During preparation of the monograph, presenting a course at Stanford covering the same material provided me with the opportunity to assess the effectiveness of the content and organization of the material. I would like to thank Hewlett-Packard for providing me with the opportunity to spend time at Stanford, both to provide the liaison between the company and the university which is becoming increasingly important and to be actively involved in research projects there. I would especially like to thank Dr. John Moll of Hewlett-Packard for encouragement in selecting this monograph as one of the projects to pursue while at Stanford. I would also like to acknowledge those, both at Stanford and elsewhere, who shared their information concerning polysilicon with me. At Stanford the research groups of Professors J. Plummer and R. Dutton and Professor J. Bravman, E. Crabbé, E. Demirlioglu, J. Hoyt, M. Ghannam and others provided useful discussion. The suggestions and encouragement of Dr. G. E. Davis of Northrop are especially appreciated. Dr. John Andrews from AT&T Bell Laboratories kindly allowed me to use about twelve figures that he had drawn for a course we taught together through the University of California. (These figures are used in Chapters 1 and 6.) I also appreciate the loan of original micrographs by Professor J. Bravman of Stanford University, Dr. Y. Wada of Hitachi, Dr. R. B. Marcus of Bell Communications Research, and Dr. H. Oppolzer of Siemens. # Contents | | Preface | | | | | | | |---|------------|-----------------------------------------------|-----------|--|--|--|--| | 1 | Deposition | | | | | | | | | 1.1 | Introduction | 1 | | | | | | | 1.2 | Thermodynamics and kinetics | 2 | | | | | | | 1.3 | The deposition process | 3 | | | | | | | 1.4 | Gas-phase and surface processes | 4 | | | | | | | | 1.4.1 Convection | 4 | | | | | | | | 1.4.2 The boundary layer | 5 | | | | | | | | 1.4.3 Diffusion through the boundary layer | 6 | | | | | | | | 1.4.4 Reaction | 8 | | | | | | | | 1.4.5 Steady state | 8 | | | | | | | 1.5 | Reactor geometries | 12 | | | | | | | | 1.5.1 Low-pressure, hot-wall reactors | <b>12</b> | | | | | | | | 1.5.2 Atmospheric-pressure, cold-wall reactor | 19 | | | | | | | 1.6 | Reaction | 22 | | | | | | | | 1.6.1 Decomposition of silane | 23 | | | | | | | | 1.6.2 Surface adsorption | 25 | | | | | | | | 1.6.3 Deposition rate | 27 | | | | | | | | 1.6.4 Rate-limiting step | 30 | | | | | | | 1.7 | Deposition of doped films | 31 | | | | | | | | 1.7.1 $n$ -type deposited films | 32 | | | | | | | | 1.7.2 p-type deposited films | 35 | | | | | | | | 1.7.3 Electrostatic model | 36 | | | | | | | 1.8 | Step coverage | 37 | | | | | | | 1.9 | Enhanced deposition techniques | | | | | | | | 1.10 | | | | | | | | | 1.10 | | 40 | | | | | vi | 2 | Str | ucture | 41 | | | | | | |---|------|-----------------------------------------------------|-----|--|--|--|--|--| | | 2.1 | Nucleation | 41 | | | | | | | | | 2.1.1 Amorphous surfaces | 42 | | | | | | | | | 2.1.2 Single-crystal surfaces | 47 | | | | | | | | 2.2 | Surface diffusion and structure | 48 | | | | | | | | | 2.2.1 Subsurface rearrangement | 51 | | | | | | | | 2.3 | Evaluation techniques | 52 | | | | | | | | 2.4 | | | | | | | | | | 2.5 | | | | | | | | | | 2.6 | Optical properties | 64 | | | | | | | | | 2.6.1 Index of refraction | 64 | | | | | | | | | 2.6.2 Absorption coefficient | 65 | | | | | | | | | 2.6.3 Ultraviolet surface reflectance | 68 | | | | | | | | | 2.6.4 Use of optical properties for film evaluation | 69 | | | | | | | | 2.7 | Etch rate | 73 | | | | | | | | 2.8 | Stress | 73 | | | | | | | | 2.9 | Thermal conductivity | 74 | | | | | | | | 2.10 | Structural stability | 75 | | | | | | | | | 2.10.1 Recrystallization mechanisms | 75 | | | | | | | | | 2.10.2 Undoped or lightly doped films | 76 | | | | | | | | | 2.10.3 Heavily doped films | 78 | | | | | | | | | 2.10.4 Implant channeling | 82 | | | | | | | | | 2.10.5 Amorphous films | 83 | | | | | | | | 2.11 | Epitaxial realignment | 86 | | | | | | | | 2.12 | Summary | 89 | | | | | | | | | | 09 | | | | | | | 3 | Dop | opant Diffusion and Segregation | | | | | | | | | 3.1 | Introduction | 91 | | | | | | | | 3.2 | Diffusion mechanism | 92 | | | | | | | | | 3.2.1 Diffusion along a grain boundary | 92 | | | | | | | | | 3.2.2 Diffusion in polycrystalline material | 96 | | | | | | | | 3.3 | Diffusion in polysilicon | 97 | | | | | | | | | 3.3.1 Arsenic diffusion | 102 | | | | | | | | | 3.3.2 Phosphorus diffusion | 105 | | | | | | | | | 3.3.3 Antimony diffusion | 106 | | | | | | | | | 3.3.4 Boron diffusion | 106 | | | | | | | | | 3.3.5 Limits of applicability | 107 | | | | | | | | 3.4 | Diffusion from polysilicon | 107 | | | | | | | | 3.5 | Interaction with metals | 109 | | | | | | CONTENTS vii | | | 3.5.1 | Aluminum | 110 | | | | | | |---|-----|-----------------------|--------------------------------------------|-----|--|--|--|--|--| | | | 3.5.2 | Other metals and silicides | 112 | | | | | | | | 3.6 | Dopa | nt segregation at grain boundaries | 112 | | | | | | | | | 3.6.1 | Theory of segregation | 113 | | | | | | | | | 3.6.2 | Experimental data | 115 | | | | | | | | 3.7 | Sumn | nary | 122 | | | | | | | 4 | Oxi | xidation 12 | | | | | | | | | | 4.1 | Intro | duction | 125 | | | | | | | | 4.2 | | | | | | | | | | | | 4.2.1 | Oxidation of undoped films | 126 | | | | | | | | | 4.2.2 | Oxidation of doped films | 128 | | | | | | | | | 4.2.3 | Effect of grain boundaries | 136 | | | | | | | | | 4.2.4 | Effects of device geometry | 139 | | | | | | | | | 4.2.5 | Oxide-thickness evaluation | 142 | | | | | | | | 4.3 | Cond | uction through oxide on polysilicon | 143 | | | | | | | | | 4.3.1 | Interface features | 145 | | | | | | | | | 4.3.2 | Deposition conditions | 147 | | | | | | | | | 4.3.3 | Oxidation conditions | 149 | | | | | | | | | 4.3.4 | Dopant concentration and annealing | 150 | | | | | | | | | 4.3.5 | Carrier trapping | 152 | | | | | | | | 4.4 | Sumn | nary | 153 | | | | | | | 5 | Ele | Electrical Properties | | | | | | | | | | 5.1 | | luction | 155 | | | | | | | | 5.2 | Undo | ped polysilicon | 156 | | | | | | | | 5.3 | | rately doped polysilicon | 158 | | | | | | | | | 5.3.1 | Carrier trapping at grain boundaries | 159 | | | | | | | | | 5.3.2 | Carrier transport | 163 | | | | | | | | | 5.3.3 | Trap concentration and energy distribution | 174 | | | | | | | | | 5.3.4 | Thermionic field emission | 178 | | | | | | | | | 5.3.5 | Grain-boundary barriers | 178 | | | | | | | | | 5.3.6 | Limitations of models | 181 | | | | | | | | | 5.3.7 | Segregation and trapping | 184 | | | | | | | | | 5.3.8 | Summary | 185 | | | | | | | | 5.4 | Grain | -boundary modification | 186 | | | | | | | | 5.5 | Heavi | ly doped polysilicon films | 189 | | | | | | | | | 5.5.1 | Solid solubility | 190 | | | | | | | | | 552 | Method of doning | 101 | | | | | | viii CONTENTS | | | 5.5.3 Stability | 194 | |---|----------------|------------------------------------------|-------------| | | | 5.5.4 Mobility | 195 | | | | 5.5.5 Future trends | 196 | | | 5.6 | Minority-carrier properties | 197 | | | | 5.6.1 Lifetime | 197 | | | | 5.6.2 Switching characteristics | 199 | | | 5.7 | Summary | 202 | | 6 | App | olications | 203 | | | 6.1 | Introduction | 203 | | | 6.2 | Silicon-gate technology | 204 | | | | 6.2.1 Threshold voltage | 205 | | | | 6.2.2 Polysilicon interconnections | 207 | | | | 6.2.3 Process compatibility | <b>20</b> 8 | | | | 6.2.4 New structures | 208 | | | | 6.2.5 Gettering | 209 | | | | 6.2.6 Gate-oxide reliability | 210 | | | 6.3 | Nonvolatile memories | 211 | | | 6.4 | High-value resistors | 212 | | | 6.5 | Fusible links | 215 | | | 6.6 | Polysilicon contacts | 216 | | | | 6.6.1 Reduction of junction spiking | 216 | | | annan silangga | 6.6.2 Diffusion from polysilicon | 217 | | | 6.7 | Bipolar integrated circuits | 218 | | | | 6.7.1 Vertical $npn$ bipolar transistors | 218 | | | | 6.7.2 Lateral $pnp$ bipolar transistors | 225 | | | 6.8 | Device isolation | 227 | | | | 6.8.1 Dielectric isolation | 227 | | | | 6.8.2 Epi-poly isolation | 229 | | | | 6.8.3 Trench isolation | 230 | | | | 6.8.4 Summary | 232 | | | 6.9 | Trench capacitors | 232 | | | 6.10 | Polysilicon diodes | <b>23</b> 5 | | | 6.11 | Polysilicon transistors | 239 | | | 6.12 | Polysilicon sensors | 246 | | | 6.13 | Summary | 248 | | | Bibl | iography | 249 | | | Inde | ex | 281 | # Chapter 1 # Deposition ## 1.1 Introduction Silicon integrated circuits are playing an increasingly important role in the electronics industry. The content of integrated circuits in electronic products has increased continuously over the past decade until today it can dominate the value, as well as the cost, of a computer. One of the critical factors leading to this rapid increase in the use of integrated circuits in electronics has been the development of high-density, metal-oxide-semiconductor (MOS) integrated circuits, which allow complex logic or large, dense memories to be built on a single silicon chip. Key to the fabrication of these dense MOS chips is the use of polycrystalline silicon as a gate-electrode material. The use of polysilicon allows realization of a self-aligned structure, greatly improving the device characteristics by reducing parasitic capacitance. It also permits more complex structures to be fabricated because of its compatibility with high-temperature silicon integrated-circuit processing. Although the first widespread application of polysilicon was in MOS integrated circuits, its availability led to its use in bipolar circuits as well, where it has similarly improved device performance and allowed increased density. Today, virtually all advanced bipolar integrated circuits include one or even two layers of polysilicon. Polycrystalline silicon is also used in other devices and is increasingly being employed in novel ways within both MOS and bipolar integrated circuits. For example, the storage regions and even the access transistors of dynamic, random-access memories are being placed in wells etched in the silicon surface and refilled with polysilicon. In addition to integrated-circuit applications, polysilicon is being employed in solar cells, and a considerable amount of understanding has been gained by research motivated by solar-cell applications. However, the material used for solar cells often differs substantially in grain size and method of formation from that important for integrated-circuit applications. Although most of the basic considerations in this volume are common to the two types of material, our discussion will be directed toward the type of polysilicon used for integrated-circuit applications. ## 1.2 Thermodynamics and kinetics Polycrystalline silicon is generally deposited by chemical vapor deposition, utilizing the thermal decomposition of silane (SiH<sub>4</sub>) to form elemental silicon and molecular hydrogen by the overall reaction $$SiH_4(g) \to Si(s) + 2H_2(g)$$ (1.1) In the open-flow reactors important for chemical vapor deposition of thin films for electronic applications, gases are continuously introduced into the reactor and unused gases and reaction products are continuously removed. Because of the continuous gas flow, the deposition process is influenced by kinetic factors, as well as by the thermodynamics of the decomposition reaction itself. From a list of the possible species present and thermochemical data, the equilibrium concentrations of the various gaseous species can be determined. Available computer programs calculate these quantities by minimizing the free energy of the overall system. The equilibrium constant K of a reaction can be calculated from the relation $$\ln K(T) = -\frac{\Delta G(T)}{RT} \tag{1.2}$$ where G is the Gibb's free energy of the reaction found from the sum of the free energies of formation of the products minus that of the reactants. The amount of product formed from a given amount of reactant can then be determined if the reaction proceeds fully to equilibrium. The deposition rate (product per unit time) can similarly be determined from the input gas flow rate (reactant per unit time). In actual reactors, however, the gases are not in the reaction zone long enough for equilibrium to be established, and kinetic factors limit the amount of material deposited to less than that expected solely from equilibrium considerations. In practical deposition systems thermodynamic considerations only set an upper bound on the amount deposited. Kinetic factors are often of more practical concern because they can depend strongly on the geometry of the reactor and the operating conditions, over which we have control. ## 1.3 The deposition process The overall deposition process can be viewed as the sum of a series of microscopic steps. First, the silane enters into the reaction chamber by forced convection and flows to the vicinity of the wafer. It approaches the wafer by diffusing through a boundary layer near the wafer and may decompose partially or completely in the gas phase. When the silane and reaction intermediates reach the wafer surface, they adsorb and may be able to diffuse on the surface before completely decomposing to silicon and hydrogen. The resulting silicon atoms diffuse to stable sites, generally at steps formed by partially completed layers of silicon previously deposited. Subsequently arriving silicon atoms surround the first atom, complete bonds, and bind it firmly into the deposited layer. (The initial stage of deposition, in which nucleation occurs on an amorphous layer, will be discussed separately in Chapter 2.) Simultaneously, hydrogen atoms or molecules liberated by the decomposition reaction diffuse on the surface. Two hydrogen atoms can encounter each other, combine, and desorb as a hydrogen molecule. The overall deposition process thus includes the following individual steps (and possibly others): - Forced convection - Boundary-layer diffusion - Surface adsorption - Decomposition - Surface diffusion - Incorporation Any of these individual steps can limit the overall deposition process so that the temperature and pressure dependences of the deposition process reflect those of the rate-limiting step. Proper process design often requires selecting the rate-limiting step to optimize the uniformity of deposition in a given reactor by choosing the proper set of operating conditions. For ease of discussion, the entire series of individual steps can be divided into gas-phase processes and surface processes, although as we shall see, this division is somewhat idealized. ## 1.4 Gas-phase and surface processes #### 1.4.1 Convection Most CVD reactions important in the electronics industry are carried out in *open-flow reactors*. The reactor may operate at atmospheric pressure, with the gas forced through it by a slightly higher pressure of the incoming gases, or it may operate at reduced pressure, with the gas flow caused by pumping at the outlet (exhaust) end of the reaction chamber. At low velocities temperature gradients can determine the nature of the gas flow, and free convection established by the temperature gradients must be considered along with forced convection caused by the gas flowing through the reactor [1.1,1.2]. When free convection dominates, the gas motion is established by the largest thermal gradients in the system, with the gas flowing from the hottest region to the coolest. When a heated plate forms one boundary of the reaction zone (as in the cold-wall, atmospheric-pressure reactor to be discussed in Sec. 1.5.2), free convection dominates at low gas velocities. The gas flow is approximately circular from the center of the heated plate to the center of the opposite cool wall and then along the relatively cool walls and back across the heated plate. Obtaining uniform deposition in a reactor dominated by the irregular gas flow of free convection is difficult, and reactors are operated so that free convection does not control the gas flow. As the gas velocity through the reaction chamber increases, forced convection is superposed on the free-convection pattern to produce a spiral gas flow. At higher velocities, forced convection dominates, and the gas flows primarily parallel to the walls. If the walls of the reactor are uniformly heated, as in the hot-wall, low-pressure reactor to be dis-