# Advanced Integrated Communication Microsystems JOY LASKAR, SUDIPTO CHAKRABORTY, MANOS M. TENTZERIS, FRANKLIN BIEN, and ANH-VU PHAM TN92 A244 ## Advanced Integrated Communication Microsystems JOY LASKAR SUDIPTO CHAKRABORTY MANOS TENTZERIS FRANKLIN BIEN ANH-VU PHAM A John Wiley & Sons, Inc., Publication Copyright © 2009 by John Wiley & Sons, Inc. All rights reserved Published by John Wiley & Sons, Inc., Hoboken, New Jersey Published simultaneously in Canada No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electronic, mechanical, photocopying, recording, scanning, or otherwise, except as permitted under Section 107 or 108 of the 1976 United States Copyright Act, without either the prior written permission of the Publisher, or authorization through payment of the appropriate per-copy fee to the Copyright Clearance Center, Inc., 222 Rosewood Drive, Danvers, MA 01923, (978) 750-8400, fax (978) 750-4470, or on the web at www.copyright.com. Requests to the Publisher for permission should be addressed to the Permissions Department, John Wiley & Sons, Inc., 111 River Street, Hoboken, NJ 07030, (201) 748-6011, fax (201) 748-6008, or online at http://www.wiley.com/go/permission. Limit of Liability/Disclaimer of Warranty: While the publisher and author have used their best efforts in preparing this book, they make no representations or warranties with respect to the accuracy or completeness of the contents of this book and specifically disclaim any implied warranties of merchantability or fitness for a particular purpose. No warranty may be created or extended by sales representatives or written sales materials. The advice and strategies contained herein may not be suitable for your situation. You should consult with a professional where appropriate. Neither the publisher nor audior shall be liable for any loss of profit or any other commercial damages, including but not limited to special, incidental, consequential, or other damages. For general information on our other products and services or for technical support, please contact our Customer Care Department within the United States at (800) 762-2974, outside the United States at (317) 572-3993 or fax (317) 572-4002. Wiley also publishes its books in a variety of electronic formats. Some content that appears in print may not be available in electronic formats. For more information about Wiley products, visit our web site at www. wiley.com. ### Library of Congress Cataloging-in-Publication Data Advanced integrated communication microsystems/Joy Laskar ... [et al.]. p. cm. Includes bibliographical references and index. ISBN 978-0-471-70960-2 (cloth) - 1. Radio-Transmitters and transmission. 2. Radio-Receivers and reception. - 3. Radio frequency integrated circuits. 4. Wireless communication systems–Equipment and supplies. I. Laskar, Joy. TK6560.A38 2008 621.384-dc22 2008021421 Printed in the United States of America ### Advanced Integrated Communication Microsystems ### **Preface** This book introduces readers to the implementation of miniaturized communication systems, which have matured significantly over 10 years. The GSM standard became popular around the early 1990s. Its implementation in silicon technology made it a mainstream focus of the semiconductor industry, and it remains an area of interest for major business even today. Over the years, semiconductor technologies have matured significantly, and slowly, integration of communication system blocks has reached maturity since their inception. Today, multiple radios are integrated on the same die, along with integrated circuit (IC) components for performance optimization and miniaturization. This process is motivated by our ever increasing need for improved mobile computing and connectivity. Wired connections are preferred for high bandwidth communications, and they carry much of the backbone traffic in communication systems. In practice, wired and wireless communication systems coexist in a synergistic manner to provide the overall communication system solution. Many communication standards have been developed, in both the wired and the wireless space to facilitate this coexisting aspect. In addition, there are several scenarios in which a wireless communication system is inevitable: (1) connectivity with the remote geographical areas, (2) satellite communication, and (3) implanted electronic devices. One needs to appreciate the foundations of such systems. Although many communication systems are developed and deployed, very little has changed in the fundamentals of electromagnetic wave propagation, communication systems, and the basic functionality blocks. Integration of diverse functionality blocks in a system on chip and system on package are continuously evolving, which leads to innovative system solutions. Between these two thought patterns, a gap exists. Although the foundations are a mature area of study led by early inventions in the 1900s, the integration and feasibility of miniaturized microsystems is only two decades old. Thus, while looking at the complexity of these miniaturized systems, "relating back" to the fundamentals becomes a difficult task for newcomers. At the same time, the reverse situation is true for experienced professionals and academicians. In this book, we make an attempt to provide a wholistic picture in the simplest possible manner to bridge the gap. The book is organized into nine chapters, as outlined below. Chapter 1 illustrates all the relevant fundamental concepts that need to be understood in order to appreciate various aspects of integrated microsystems. These aspects include (1) electromagnetics, (2) communication systems, (3) circuit fundamentals, and (4) semiconductor devices. These topics are all vast and very much mature areas today. We do not intend to make an attempt to perform a classic treatment of the individual disciplines. Our aim is to select a few principles in order to illustrate the different aspects of integrated communication systems. Hence, only a few selected basis functions are illustrated. Applications of these functions are shown in the chapters. Chapter 2 illustrates wireless communication architectures. Wireless architectures are essentially the derivatives of Armstrong's original works related to superheterodyne architecture and the like. Because of the specific requirements of implementaion, one architecture is preferred over the others. This choice is also dependent on communication standard, semiconductor process, and level of integration. For example, one approach could include the implementation of superheterodyne radios using continuous-time signal processing in the front end. In this respect, one may enjoy the benefits of advanced semiconductor technologies (up to a certain extent). In the other extreme, one may also incorporate "mostly digital" schemes such as sampling architecture. These choices differ in the requirements of dynamic range, power, and form factor. In this chapter, we make an attempt to emphasize these tradeoffs. Chapter 3 illustrates the various aspects of wired communication systems. Several architectural considerations are illustrated. Recently, there has been much discussion regarding the speed bottleneck of wired communication systems in the backplanes. To address these issues, development of equalizers demands specific attention. A fundamental aspect in the design of wired communication systems includes high-speed signal processing, which consumes significant power. Chapter 4 illustrates the various basis functionalities in terms of circuit techniques. Both wired and wireless communication systems use similar building blocks or at least the same basis functionalities. We make an attempt to illustrate these similarities to the readers. The idea is to illustrate the versatility of the circuit blocks as they appear multiple times in any communication systems. We have covered various unique basic circuit topologies to illustrate this concept with specific implementation issues. Chapter 5 provides practical examples of both wired and wireless communication systems. It illustrates the design methodology, building circuits, and a few architecture choices. One of these examples is in the second generation BiCMOS process, whereas the other is in deep submicron CMOS. Circuit designs, as well as layout considerations, have been illustrated. Chapter 6 provides some advanced concepts. It includes the discussions from previous chapters to illustrate the developments of low-voltage, low-power circuits and systems. In this chapter, we focus on architecture, as well as on circuits. Critical aspects of low-power radios are illustrated, and the fundamental determinants of these requirements are also emphasized. Many modern applications such as medical electronics require ultra-low power in their implementations. Our approach, again, is to cover the few fundamental principles, and to put them in relevance, to build integrated systems. Chapter 7 focuses on aspects that are inherent to passive components, packaging, and the like. Often, the growth of packaging technologies is underestimated; however, their importance needs to be kept in mind. No radios can even be feasible without integrating passive, discrete components. Such components include antenna, matching network, resonators, and so on. Although semiconductor scaling and extrapolation of Moore's law is often emphasized, this domain deserves special attention, and often it is a key to the success of smaller form factor, optimized, multichip solutions. Chapter 8 illustrates various developments in the area of compact antennas. The success of any integrated communication system is involved in optimizing power and form factor. Although power consumption can be mostly related to judicious choices of architecture, circuits, available passive components, and so on, a major challenge lies in realizing small form factor antennas, which are mostly governed by electromagnetic principles. This chapter illustrates a few approaches in order to achieve small antennas. Chapter 9 illustrates the simulation and test methodologies to build communication systems and to characterize them. Although understanding fundamental principles and their relevance to understand complex systems are important, it may fail to develop design confidence and enthusiasm in beginners. This chapter covers a few simulation techniques to analyze circuits in an intuitive manner. Various aspects of test calibrations are also covered in greater detail. All in all, we have tried to maintain a good balance of theoretical foundation, design procedures, and practical implementation. Many textbooks are already available, and this attempt is, in no way, exhaustive. However, we hope that we can cover the seemingly complicated aspects in a simplistic manner. Since this discussion is an attempt to introduce the interdisciplinary approaches to realizing integrated systems, we have assumed a basic knowledge of electromagnetics, circuits, and architecture. Based on this assumption, we have provided the next level of details to the readers. JOY LASKAR Atlanta, GA SUDIPTO CHAKRABORTY Dallas, TX MANOS M. TENTZERIS Atlanta, GA FRANKLIN BIEN San Diego, CA ANH-VU PHAM Davis, CA August 2007 ### **Acknowledgments** This work is the culmination of many years of teaching, research, and practical development. We acknowledge our colleagues at the Microwave Applications Group at the Georgia Institute of Technology (Georgia Tech) and our research collaborators from GEDC/GTAC, including Prof. John Cressler, Prof. John Papapolymerou, Prof. Kevin Kornegay, as well as postdoctoral fellows, including Dr. Kyutae Lim and Dr. Stephane Pinel. This work would not have been possible if not for the creative freedom provided at Georgia Tech under the direction of Prof. Roger Webb. In addition, the authors would like to thank the support from the NSF Packaging Research Center under the direction of Prof. Rao Tummala and the Georgia Tech Microelectronics Research Center under the direction of Prof. Jim Meindl. We also deeply acknowledge the technical feedback received from students over numerous years that contributed toward refinement of the material presented in this book. Most importantly, the authors thank their parents and family members for their continued patience and support during the many hard and strenuous phases of composition. ### **Contents** | Pr | eface | | | xv | | | |----|-------|-------------------------------------|---------------------------------------------------|-----|--|--| | Ac | knov | vledgm | ents | xix | | | | 1 | Fun | Fundamental Concepts and Background | | | | | | | Intro | oductio | n | 1 | | | | | 1.1 | | nunication Systems | 1 | | | | | 1.2 | Histor | ry and Overview of Wireless Communication Systems | 3 | | | | | 1.3 | Histor | ry and Overview of Wired Communication Systems | 4 | | | | | 1.4 | Comn | nunication System Fundamentals | 5 | | | | | | 1.4.1 | Channel Capacity | 5 | | | | | | 1.4.2 | Bandwidth and Power Tradeoff | 6 | | | | | | 1.4.3 | SNR as a Metric | 7 | | | | | | 1.4.4 | Operating Frequency | 8 | | | | | | 1.4.5 | The Cellular Concept | 9 | | | | | | 1.4.6 | Digital Communications | 10 | | | | | | 1.4.7 | Power Constraint | 11 | | | | | | 1.4.8 | Symbol Constellation | 12 | | | | | | 1.4.9 | Quadrature Basis and Sideband Combination | 12 | | | | | | 1.4.10 | Negative Frequency | 13 | | | | | 1.5 | Electr | omagnetics | 14 | | | | | | 1.5.1 | Maxwell's Equations | 14 | | | | | | 1.5.2 | Application to Circuit Design | 14 | | | | | | 1.5.3 | Signal Propagation in Wireless Medium | 15 | | | | | 1.6 | Analy | sis of Circuits and Systems | 16 | | | | | | 1.6.1 | Laplace Transformation | 16 | | | | | | 1.6.2 | Fourier Series | 16 | | | | | | 1.6.3 | Fourier Transform | 18 | | | | | | 1.6.4 | Time and Frequency Domain Duality | 18 | | | ### vi CONTENTS | | 1.6.5 | Z Transform | 20 | |------|-------|------------------------------------------------|----| | | 1.6.6 | Circuit Dynamics | 21 | | | 1.6.7 | Frequency Domain and Time Domain Simulators | 21 | | | 1.6.8 | Matrix Representation of Circuits | 21 | | | | 1.6.8.1 S Parameters | 22 | | | | 1.6.8.2 Smith Chart | 23 | | | | 1.6.8.3 Practical Applications of S Parameters | 24 | | 1.7 | Broad | band, Wideband, and Narrowband Systems | 26 | | | 1.7.1 | LC Tank as a Narrowband Element | 26 | | | 1.7.2 | LC Tank at Resonance | 27 | | | 1.7.3 | Q Factor, Power, and Area Metrics | 28 | | | 1.7.4 | Silicon-Specific Considerations | 28 | | | 1.7.5 | Time Domain Behavior | 29 | | | 1.7.6 | Series/Parallel Resonance | 29 | | 1.8 | Semic | onductor Technology and Devices | 30 | | | 1.8.1 | Silicon-Based Processes | 31 | | | 1.8.2 | Unity Current and Power Gain | 31 | | | 1.8.3 | Noise | 33 | | | 1.8.4 | Bipolar vs. MOS | 34 | | | 1.8.5 | Device Characteristics | 35 | | | | 1.8.5.1 DC Characteristics | 35 | | | | 1.8.5.2 Output Impedance | 35 | | | | 1.8.5.3 Capacitive Elements | 35 | | | | 1.8.5.4 Device Noise | 36 | | | | 1.8.5.5 Breakdown Voltage | 39 | | | | 1.8.5.6 Technology Scaling | 40 | | | 1.8.6 | Passive Components | 41 | | | | 1.8.6.1 Resistors | 41 | | | | 1.8.6.2 Capacitors | 42 | | | | 1.8.6.3 Inductors | 43 | | | | 1.8.6.4 Transformers | 50 | | | 1.8.7 | Evaluation Testbenches | 51 | | 1.9 | | ircuit Topologies | 55 | | | | Differential Circuits | 55 | | | 1.9.2 | | 58 | | | 1.9.3 | Feedback Circuits | 59 | | | | 1.9.3.1 Feedback in OP-AMPs | 59 | | | | 1.9.3.2 Virtual Ground | 59 | | | | 1.9.3.3 Miller's Theorem | 60 | | | 1.9.4 | Cascode Circuits | 61 | | | 1.9.5 | Common Source, Common Gate, and Common | 01 | | | | Drain Stages | 62 | | | 1.9.6 | Folded Cascode Topology | 64 | | 1.10 | | inearity/Noise | 65 | | | | Noise and Intermodulation Tradeoff | 65 | | | | Narrowband and Wideband Systems | 66 | | | | <b>√</b> 10 2000 0000000 | 00 | | | | | CON | ITENTS | vii | |---|------------|--------------------|----------------------------------------------------|--------|-----------| | | | clusion<br>erences | | | 66<br>66 | | 2 | Wir | eless C | ommunication System Architectures | | 69 | | | Intro | duction | n | | 69 | | | 2.1 | Funda | imental Considerations | | 70 | | | | 2.1.1 | Center Frequency, Modulation, and Process Technolo | gy | 70 | | | | 2.1.2 | Frequency Planning | | 71 | | | | | Blockers | | 72 | | | | | Spurs and Desensing | | 74 | | | | | Transmitter Leakage | | 74 | | | | | LO leakage and Interference | | 74 | | | | | Image | | 76 | | | 2.2 | | Half-IF Interference Budget Analysis | | 76 | | | 2.2 | | Linearity | | 77<br>77 | | | | 2.2.2 | Noise | | 80 | | | | 2.2.2 | 2.2.2.1 Thermal Noise | | 80 | | | | | 2.2.2.2 Transmitter Noise | | 80 | | | | | 2.2.2.3 Phase Noise | | 81 | | | | 2.2.3 | Signal-to-Noise Ratio | | 82 | | | | 2.2.4 | Receiver Gain | | 82 | | | 2.3 | Propag | gation Effects | | 83 | | | | | Path Loss | | 83 | | | | | Multipath and Fading | | 85 | | | | | Equalization | | 86 | | | | 2.3.4 | Diversity | | 86 | | | 2.4 | 2.3.5 | Coding | | 87 | | | 2.4<br>2.5 | | ace Planning<br>heterodyne Architecture | | 87<br>87 | | | 2.5 | 2.5.1 | Frequency Domain Representation | | 88 | | | | 2.5.2 | Phase Shift and Image Rejection | | 89 | | | | 2.5.3 | Transmitter and Receiver | | 90 | | | | 2.5.4 | Imbalance and Harmonics | | 90 | | | 2.6 | Low I | F Architecture | | 91 | | | 2.7 | Direct | Conversion Architecture | | 92 | | | | 2.7.1 | Advantages | | 93 | | | | 2.7.2 | Modulation | | 93 | | | | 2.7.3 | Architecture and Frequency Planning | | 93 | | | | 2.7.4 | Challenges in the Direct Conversion Receiver | | 94 | | | | | 2.7.4.1 Finite IIP2, IIP3 | | 94 | | | | | 2.7.4.2 DC Offset | | 97 | | | | | 2.7.4.3 LO Leakage<br>2.7.4.4 I/Q Imbalance | | 99<br>100 | | | | | 2.7.4.5 LO Pulling | | 100 | | | | | 2.7.1.5 DOT uning | | 101 | ### viii CONTENTS | | 2.8 | Two-S | 2.7.4.7 Flicker Noise | 102 | |---|-------|----------|-------------------------------------------------------------------------------------------------|------------| | | | Two-S | Character Communication | | | | 20 | 11100 | Stage Direct Conversion | 102 | | | 2.9 | Currer | nt-Mode Architecture | 103 | | | | | mpling Architecture | 104 | | | 2.11 | Multib | pand Direct Conversion Radio | 105 | | | | | Modulator | 106 | | | | | onic Reject Architecture | 108 | | | 2.14 | | cal Considerations for Transceiver Integration | 109 | | | | | Transmitter Considerations | 109 | | | _ | | Receiver Considerations | 110 | | | | clusion | | 111 | | | Refe | erences | | 111 | | 3 | Syst | em Arc | chitecture for High-Speed Wired Communications | 113 | | | Intro | oduction | 1 | 113 | | | 3.1 | Bandli | imited Channel | 118 | | | | 3.1.1 | Fiber Optical Link | 118 | | | | 3.1.2 | | 120 | | | | | Backplane Multi-Gb/s Data Interface | 123 | | | | 3.1.4 | Backplane Channel Loss | 124 | | | | | 3.1.4.1 DC Loss | 125 | | | | | 3.1.4.2 The Skin Effect | 126 | | | | | 3.1.4.3 Dielectric Loss | 126 | | | 2.2 | <b>.</b> | 3.1.4.4 Impacts of Channel Loss on the Signal Integrity | 127 | | | 3.2 | - | zer System Study | 129 | | | | | Equalization Overview | 129 | | | | | Historical Background | 131 | | | | 3.2.3 | Equalizer Topology Study | 133 | | | | | 3.2.3.1 Liner Equalizer | 134 | | | | | <ul><li>3.2.3.2 Nonlinear Equalizers</li><li>3.2.3.3 Cable Equalizer (Bode Equalizer)</li></ul> | 136 | | | | | 1 ' 1 ' | 137 | | | | 3.2.4 | 3.2.3.4 Transmitter- and Receiver-Side Equalizer Equalizer System Simulation | 137 | | | Con | clusion | Equalizer System Simulation | 139<br>143 | | | | erences | | 143 | | 4 | Mix | ed Buil | ding Blocks of Signal Communication Systems | 144 | | | Intro | duction | | 144 | | | 4.1 | Inverte | | 145 | | | | 4.1.1 | Key Design Parameters | 145 | | | | 4.1.2 | Key Electrical Equations | 146 | | | | 4.1.3 | Current Reuse Amplifier | 147 | | | | 4.1.4 | Cascade and Fan-Out | 148 | | | 4.2 | Static | D Flip-Flop | 148 | | | | | | CONTENTS | IX | |------|--------|------------|--------------------------------------|----------|-----| | 4.3 | Bias C | Circuits | | | 151 | | | 4.3.1 | | Sources and Sinks | | 151 | | | 4.3.2 | | References | | 153 | | 4.4 | Transo | conductor | | | 154 | | 4.5 | Load | Networks | | | 157 | | | 4.5.1 | Passive 1 | Load | | 157 | | | 4.5.2 | Active L | Load | | 158 | | 4.6 | A Vers | satile Ana | log Signal Processing Core | | 159 | | 4.7 | Low N | Noise Amp | olifier | | 162 | | | 4.7.1 | Single-E | Ended Interfaces | | 163 | | | 4.7.2 | Design S | Steps | | 163 | | | 4.7.3 | Gain Ex | pansion | | 165 | | | 4.7.4 | 1.00 | Considerations | | 165 | | | 4.7.5 | | less LNAs | | 166 | | | 4.7.6 | Gain Va | | | 166 | | 4.8 | | Amplifie | | | 168 | | | 4.8.1 | | ance Metrics | | 168 | | | | | Linearity and its Measures | | 168 | | | | 4.8.1.2 | Efficiency and its Measures | | 169 | | | 4.8.2 | | of Amplifiers | | 170 | | | | 4.8.2.1 | | | 170 | | | | 4.8.2.2 | | | 171 | | | | 4.8.2.3 | | | 171 | | | | 4.8.2.4 | | | 171 | | | | 4.8.2.5 | | | 172 | | | | 4.8.2.6 | | | 172 | | | 4.8.3 | | Considerations | | 172 | | | 4.8.4 | PA Arch | | | 172 | | | | | Device Geometry | | 172 | | | | 4.8.4.2 | Cascades of PAs | | 172 | | | | 4.8.4.3 | Bypassing/Switching Stages | | 173 | | | | 4.8.4.4 | Envelope Elimination and Restoration | | 173 | | | | 4.8.4.5 | Outphasing | | 174 | | | | 4.8.4.6 | Doherty Amplifier | | 174 | | | 4.8.5 | | k and Feedforward | | 174 | | | | 4.8.5.1 | Envelope Feedback | | 174 | | | | 4.8.5.2 | Polar Feedback Technique | | 175 | | | | 4.8.5.3 | Cartesian Feedback Technique | | 175 | | | | 4.8.5.4 | Feedforward Technique | | 176 | | | 4.8.6 | Predistor | tion Techniques | | 177 | | 1.9 | Balun | | | | 178 | | 1.10 | | Generation | | | 179 | | | 4.10.1 | Oscillato | | | 179 | | | | | LC Oscillators | | 180 | | | | 4.10.1.2 | Ring Oscillators | | 187 | ### x CONTENTS 5 | 4.10.2 Quad | drature Generation Networks | 188 | |------------------|-----------------------------------------------|-----| | 4.10 | .2.1 D Latch-Based Divider | 188 | | 4.10 | .2.2 Polyphase Quadrature Generators | 191 | | | ive Hybrid Networks | 194 | | 4.10.4 Rege | enerative Frequency Dividers | 194 | | | e Locked Loop | 195 | | 4.10 | .5.1 Impact of VCO Frequency Resolution | 195 | | 4.10 | .5.2 Complicated Divide Ratios | 196 | | 4.10 | .5.3 PLL Loop and Dynamics | 197 | | 4.11 Mixers | | 201 | | 4.11.1 Basic | c Functionality | 201 | | 4.11.2 Arch | nitectures | 202 | | 4.11.3 Conv | version Gain/Loss | 203 | | 4.11.4 Nois | e | 204 | | 4.11.5 Port | | 205 | | 4.11.6 Rece | eive and Transmit Mixers | 205 | | 4.11.7 Impe | edances | 206 | | 4.12 Baseband Fi | | 207 | | 4.12.1 Class | sification of Integrated Filters | 207 | | | adratic Stages | 208 | | | ched Capacitor Filters | 209 | | 4.12.4 Gm- | | 211 | | 4.12.5 OP-A | Amp-RC Filters | 213 | | 4.12. | 5.1 Voltage-Limiting Behavior | 215 | | 4.12. | 5.2 Current-Limiting Behavior | 217 | | | 5.3 Phase Rotation | 217 | | | 5.4 Architectural Considerations | 218 | | 4.12. | 5.5 Multiorder Continuous-Time Active Filters | 218 | | | 5.6 Common-Mode Levels | 219 | | 4.12. | 5.7 OP-Amp Design | 219 | | | 5.8 R–C Switching Banks | 221 | | | 5.9 Stability Analysis of Filters | 222 | | 4.12.6 Calib | oration of On-Chip Filters | 224 | | | ve Filter Configuration | 226 | | | gth Indicator (SSI) | 226 | | 4.14 ADC/DAC | | 227 | | 4.15 Latch | | 230 | | Conclusion | | 231 | | References | | 231 | | Examples of Inte | grated Communication Microsystems | 235 | | Introduction | | 235 | | 5.1 Direct Conve | ersion Receiver Front End | 235 | | 5.1.1 Circu | uit Design | 236 | | COLITELITO | | |------------|----| | CONTENTS | XI | | | | | | | | 5.1.1.1 | LNA Design | 237 | |---|------|----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | | | | 5.1.1.2 | Mixer Design | 238 | | | | | 5.1.1.3 | Signal Generation Path | 241 | | | | 5.1.2 | The Inte | egration: Interfaces and Layout | 242 | | | | 5.1.3 | Compen | sation and Corrections | 243 | | | 5.2 | Debug | gging: A F | Practical Scenario | 244 | | | 5.3 | High-S | Speed Wi | red Communication Example | 245 | | | | 5.3.1. | Bandlin | nited Channel | 245 | | | | 5.3.2 | Design l | Example | 247 | | | | | 5.3.2.1 | Feed-Forward Equalizer (FFE) | 247 | | | | | | FFE with the Passive Delay Line Approach | 248 | | | | | 5.3.2.3 | Reconfigurable Equalizer System | 250 | | | | | 5224 | Overview | 250 | | | | | 5.3.2.4 | The state of s | 252 | | | | | 5.3.2.5 | 5 | 25.4 | | | C | 1 | | for Reconfigurable Equalizer | 254 | | | | clusion | | | 258 | | | Reie | erences | | | 258 | | 6 | Low | -Voltaș | ge, Low-F | Power, and Low-Area Designs | 260 | | | | oduction | | | 260 | | | 6.1. | | | ption Considerations | 261 | | | | 6.1.1 | | nductors | 261 | | | | 6.1.2 | _ | Transfer Function Zero | 263 | | | | 6.1.3 | _ | Point Impedance | 263 | | | | 6.1.4 | _ | g Functional Blocks | 265 | | | 6.2 | | | ogy and Scaling | 266 | | | | 6.2.1 | Digital a | and Analog Circuits | 266 | | | | 6.2.2 | | Voltage, Speed, and Breakdown | 266 | | | | 6.2.3 | Circuit 1 | Impacts of Increased f <sub>T</sub> | 267 | | | | 6.2.4 | MOSFE | Ts in Weak Inversion | 267 | | | | 6.2.5 | | ter-Wave Applications | 268 | | | | 6.2.6 | | l Considerations | 268 | | | 6.3 | Low-V | _ | esign Techniques | 269 | | | | 6.3.1 | Separate | e DC Paths per Circuit Functionality | 269 | | | | 6.3.2 | | mer Coupled Feedback | 270 | | | | 6.3.3 | Positive | Feedback | 271 | | | | 6.3.4 | Current- | Mode Interface | 272 | | | | 6.3.5 | | Based on Weak Inversion | 273 | | | | 6.3.6 | Voltage | Boosting | 273 | | | | 6.3.7 | | riven Circuits | 274 | | | | 6.3.8 | | Voltage Follower | 276 | | | 6.4 | | | d Techniques | 277 | | | 6.5. | | | rchitectures | 279 | | | | 6.5.1 | Formalis | sm | 279 | | | | | | | | ### xii CONTENTS | | | 6.5.2 | System Considerations | 280 | |----|-------|---------|-----------------------------------------------------|-----| | | | 6.5.3 | Antiparallel Diode Pair | 281 | | | | 6.5.4 | Active Subharmonic Mixers | 284 | | | | 6.5.5 | Subharmonic Architecture Building Blocks | 286 | | | 6.6. | Super | -Regenerative Architectures | 286 | | | | 6.6.1 | Formalism | 287 | | | | 6.6.2 | Architecture and Circuit Illustration | 289 | | | 6.7. | Hearin | ng Aid Applications | 290 | | | | 6.7.1 | Architecture Based on Digital/Mixed-Signal Circuits | 290 | | | | 6.7.2 | Architecture Based on Subthreshold | | | | | | Current-Mode Circuits | 292 | | | 6.8. | Radio | Frequency Identification Tags | 297 | | | | 6.8.1 | System Considerations | 297 | | | | 6.8.2 | System Architecture | 297 | | | | 6.8.3 | Rectifier, Limiter, and Regulator | 298 | | | | 6.8.4 | Antenna Design | 301 | | | 6.9. | Ultra- | Low-Power Radios | 302 | | | Con | clusion | | 303 | | | Refe | rences | | 304 | | 7 | Pacl | kaging | for Integrated Communication Microsystems | 309 | | | Intro | duction | n | 309 | | | | Backg | | 311 | | | | _ | Trends from 1970 to 1995 | 311 | | į. | | | Trends from 1995 to Today | 313 | | | | | Before 2006 | 314 | | | | 7.1.4 | After 2006 | 314 | | | 7.2 | Eleme | ents of a Package | 315 | | | | | Power/GND Planes | 315 | | | | 7.2.2 | Package Materials | 317 | | | 7.3 | Curre | nt Chip Packaging Technologies | 317 | | | | | Ball Grid Arrays (BGAs) | 317 | | | | 7.3.2 | Flip-Chip Technology (FCT) | 319 | | | | 7.3.3 | Flip-Chip vs. Wire Bond | 319 | | | | 7.3.4 | Choice of Transmission Line | 320 | | | | 7.3.5 | Thermal Issues | 320 | | | | 7.3.6 | Chip Scale Packaging (CSP) | 321 | | | 7.4 | Drivin | ng Forces for RF Packaging Technology | 322 | | | 7.5 | MCM | Definitions and Classifications | 323 | | | 7.6 | RF-S | OP Modules | 325 | | | 7.7 | Packa | ge Modeling and Optimization | 329 | | | 7.8 | Future | e Packaging Trends | 333 | | | 7.9 | | Package Codesign | 334 | | | 7.10 | Packa | ge Models and Transmission Lines | 335 | | | | 7.10.1 | Frequency of Operations | 335 | | | | | | | | | | | CONTENTS | xiii | |---|-------|------------------------------------------------------|----------|------| | | | 7.10.2 Bends and Discontinuities | | 336 | | | | 7.10.3 Differential Signaling | | 337 | | | 7.11 | Calculations for Package Elements | | 339 | | | | 7.11.1 Inductance | | 339 | | | | 7.11.2 Capacitance | | 340 | | | | 7.11.3 Image Theory | | 341 | | | 7.12 | Crosstalk | | 342 | | | 7.13 | Grounding | | 343 | | | 7.14 | Practical Issues in Packaging | | 344 | | | | 7.14.1 Ground Modeling | | 344 | | | | 7.14.2 Isolation | | 345 | | | 7.15 | Chip-Package Codesign Examples | | 346 | | | | 7.15.1 Tuned Amplifier with Off-Chip Inductor | | 346 | | | | 7.15.2 LNA and Oscillator | | 347 | | | | 7.15.3 Magnetic Crosstalk | | 348 | | | | Wafer Scale Package | | 349 | | | | Filters Using Bondwire | | 349 | | | | Packaging Limitation | | 350 | | | | elusion | | 351 | | | Refe | rences | | 351 | | 8 | Adva | anced SOP Components and Signal Processing | | 355 | | | Intro | duction | | 355 | | | 8.1 | History of Compact Design | | 358 | | | 8.2 | Previous Techniques in Performance Enhancement | | 361 | | | 8.3 | Design Complexities | | 363 | | | 8.4 | Modeling Complexities | | 363 | | | 8.5 | Compact Stacked Patch Antennas Using | | | | | | LTCC Multilayer Technology | | 365 | | | 8.6 | Suppression of Surface Waves and Radiation Pattern | | | | | | Improvement Using SHS Technology | | 378 | | | 8.7 | Radiation-Pattern Improvement Using a Compact | | | | | | Soft-Surface Structure | | 382 | | | 8.8 | A Package-Level-Integrated Antenna Based | | | | | _ | on LTCC Technology | | 395 | | | | clusion | | 401 | | | Refe | rences | | 401 | | 9 | Simu | llation and Characterization of Integrated Microsyst | tems | 404 | | | Intro | duction | | 404 | | | 9.1 | Computer-Aided Analysis of Wireless Systems | | 404 | | | | 9.1.1 Operating Point Analysis | | 405 | | | | 9.1.2 Impedance Matching | | 407 | | | | 9.1.3 Tuning at Resonance | | 407 | | | | 9.1.4 Transient Analysis | | 408 | | | | 9.1.5 Noise Analysis | | 409 |