# Analog Electronics with Op Amps A Source Book of Practical Circuits A.J. Peyton and V. Walsh # **Analog Electronics** with **Op Amps** A Source Book of Practical Circuits #### A. J. PEYTON University of Manchester Institute of Science and Technology > V. WALSH British Aerospace Ltd E9460813 Published by the Press Syndicate of the University of Cambridge The Pitt Building, Trumpington Street, Cambridge CB2 1RP 40 West 20th Street, New York, NY 10011-4211, USA 10 Stamford Road, Oakleigh, Melbourne 3166, Australia © Cambridge University Press 1993 First published 1993 Printed in Great Britain at the University Press, Cambridge A catalogue record for this book is available from the British Library Library of Congress cataloguing in publication data Peyton, A. J. Analog electronics with Op Amps: a source book of practical circuits / A. J. Peyton, V. Walsh. p. cm. Includes bibliographical references and index. ISBN 0 521 33305 9. ISBN 0 521 33604 X (pbk.) Linear integrated circuits. Operational amplifiers. Walsh, V. II. Title. TK874.P459 1993 621.3815—dc20 92-22691 CIP ISBN 0 521 33305 9 hardback ISBN 0 521 33604 X paperback This book presents a collection of analog electronic circuits based on the op amp, supported by a wealth of practical and technical detail which will enable the reader speedily to select, build and test a desired circuit. The book is primarily intended to be a practical reference volume rather than a teaching text. Both students and professional engineers will discover in its pages an extensive and invaluable source of functional and established analog circuits, from integrators and differentiators to logarithmic amplifiers; from instrumentation amplifiers to filters. The circuits are conveniently grouped according to function, and the approach followed is to build up slowly from the basic textbook examples towards a series of practical, workable circuits. Students who need to build and test particular types of analog circuitry as part of an assignment or project based activities will find this book invaluable. Professional engineers will also find the book useful for design and development work. The coverage is extensive and up-to-date, and provides a wealth of expert, technical advice on the selected circuits. Analog Electronics with Op Amps 此为试读,需要完整PDF请访问: www.ertongbook.com ## Preface In recent years we have seen the emergence of a new subject in electronics, that of digital signal processing (DSP). In DSP, which is based on the computational power of the microprocessor, many new application areas have been pioneered and at the same time old ones have been given a fresh impetus. Results have been produced, through various software techniques, which would previously have been possible, if at all, only through the prohibitively extensive use of hardware. Over this same period, a new technology has also come to maturity centred around the creation of monolithic integrated circuits which combine both analog and digital operations on a single silicon substrate. These hybrid ics and powerful DSP systems have produced enormous benefits for the design engineer in terms of reduced costs, increased performance and greater flexibility. Analog electronics, however, tends to have been overshadowed, based as it is on the more mature technology of the op amp. Yet a sound grasp of analog electronics is probably more important now than ever since DSP has opened up so many new applications, all of which require an analog front-end for their operation. There will also continue to be a need for prototyping new designs in hardware in the early stages of development work, whether this prototyping is done in the industrial laboratory by the experienced design engineer or in the college or university laboratory by students who are just setting out on the engineering path. Useful as software simulations of analog circuits are to the engineer and student, there is still no substitute for the 'real-world' experience provided by a hands-on approach. We are conscious, owing to limitations of space, of the absence of conversion electronics in these pages, especially in the use of digital to analog converters and analog to digital converters. Apart from this omission, readers will find that many practical circuits from analog electronics are usefully described and outlined. However, this book is not intended to be a textbook in analog electronics, nor is it an introduction to the fundamentals of the op amp. Many other works carry out this role perfectly well. Instead, it is offered as a source of practical circuits in analog electronics so that the reader can readily and speedily obtain information and advice on the particular task which needs to be carried out using that work-horse of analog electronics, the op amp. Using this superbly flexible building block, and a suitable addition of resistors, capacitors, diodes and discrete transistors, a remarkable range of operations can be carried out. If this volume is the first book which readers consult when they begin their task of designing, building and testing a particular analog circuit, then our work will have succeeded. I wish to thank my wife, Denise, for her constant help and encouragement, and my daughters Lucy and Anna. With thanks also to my parents. [AP] I wish to thank my wife Mary and my children, Katherine, Sean, Nicola and Daniel for their tolerance and support during the writing of this manuscript. [VW] # Contents | | Preface | X | |-----|-------------------------------------------------------|------------| | 1 | Instrumentation amplifiers | 1 | | 1.1 | Single op amp instrumentation amplifiers | 2 | | | Two op amp instrumentation amplifiers | $\epsilon$ | | 1.3 | Three op amp instrumentation amplifiers | 8 | | 1.4 | Matched transistor instrumentation amplifiers | 12 | | 1.5 | Using instrumentation amplifiers with transducers | 18 | | 1.6 | Commercial single ic instrumentation amplifiers | 18 | | 2 | Isolation amplifiers | 25 | | 2.1 | Isolation amplifier using modulation and demodulation | 26 | | 2.2 | Isolation amplifier using linearizing feedback | 27 | | | Commercial isolation amplifiers | 30 | | 3 | Charge amplifiers | 31 | | 3.1 | Current integrating charge amplifier | 31 | | | High input impedance charge amplifier | 34 | | 4 | Current-to-voltage and voltage-to-current converters | 37 | | | A simple current-to-voltage converter | 37 | | | A current-to-voltage converter using a single op amp | 38 | | | Voltage-to-current conversion using a single op amp | 43 | | | A unipolar transconductance amplifier | 48 | | | A differential input voltage-to-current converter | 52 | | | Operational transconductance amplifiers | 55 | | 5 | Controlled amplifiers | 59 | | 5.1 | Some approaches to voltage controlled amplification | 59 | | | Commercial voltage controlled amplifiers | 61 | | | Automatic gain control (AGC) | 62 | | | Digitally controlled amplifiers | 63 | | 6 | Active filter design | 71 | | 6.1 | Filter transfer functions | 72 | | 6.2 | Filter circuits | 80 | | | Low pass filter circuits | 80 | | | High pass filter circuits | 88 | | | Bandpass filter circuits | 94 | | | Band reject filters | 99 | | | All pass filter circuits | 104 | viii Contents | | State variable filters | 106 | |------|-----------------------------------------------------------|-----| | | Summary | 110 | | 6.3 | Controlled filters | 111 | | 6.4 | Practical aspects of filter circuit design | 119 | | | Sensitivity | 119 | | | Tuning | 120 | | | Component selection | 123 | | | Stability of filters | 125 | | 6.5 | Designing high order filters | 125 | | | Determining the required transfer function | 127 | | | Transformation and scaling | 136 | | | From transfer function to circuitry | 140 | | 7 | Integrators and differentiators | 143 | | 7.1 | Integration | 143 | | 7.2 | Differentiators | 152 | | 8 | Log and antilog converters | 161 | | 8.1 | Log converters | 161 | | 8.2 | Antilog converters | 177 | | 8.3 | Commercial log and antilog converters | 183 | | 9 | Arithmetical operations | 185 | | 9.1 | Addition and subtraction | 185 | | 9.2 | Multipliers | 189 | | | Multiplier operation and errors | 190 | | | Converting a multiplier to a divider | 193 | | | Summary of popular multiplier circuits | 194 | | | FET controlled resistor multiplier | 196 | | | Variable transconductance multiplier | 196 | | | Log-antilog multiplier | 200 | | | A pulse width/pulse height multiplier | 203 | | 0.2 | Multipliers using D/A and A/D converters | 207 | | 9.3 | Commercial analog multipliers | 207 | | 10 | Function generating circuits | 209 | | | Function generating circuits using analog multipliers | 209 | | 10.2 | Log-antilog function generators | 214 | | | Sine | 217 | | | Cosine | 218 | | 10.0 | Tan <sup>-1</sup> (arctan) | 218 | | | Breakpoint function generators | 219 | | 10.4 | Function generating circuits using A/D and D/A converters | 222 | | 11 | Limiters, peak detectors and rectifiers | 223 | | | Limiters | 223 | | | Diode bridge limiter | 227 | | | Voltage controlled op amp limiter | 229 | | ix | |----| | | | 11.2 | Peak detectors | 231 | |------|--------------------------------------------------------|-----| | | Basic peak detectors | 231 | | | Two stage peak detectors | 233 | | | Overall feedback peak detector | 234 | | | Improving peak detector performance | 236 | | | Notes on component selection | 242 | | | Peak detectors using ic building blocks | 245 | | 11.3 | Half wave precision rectifiers | 246 | | 11.4 | Full wave rectifiers | 248 | | | Single op amp full wave rectifier | 248 | | | Current output full wave rectifier | 249 | | | Current input full wave rectifier | 250 | | | Two op amp full wave rectifier with minimum components | 250 | | | General purpose full wave rectifier | 251 | | | Current summing full wave rectifier | 252 | | | General notes on rectifier circuits | 253 | | 12 | Peak, average and RMS circuits | 257 | | 12.1 | Peak responding circuits | 259 | | 12.2 | Mean absolute value circuits | 262 | | 12.3 | Root mean square circuits | 262 | | 12.4 | Thermal RMS converters | 27 | | | Bibliography | 275 | | | Index | 279 | ### Instrumentation amplifiers An instrumentation amplifier is a device with two balanced differential inputs. The amplifier is configured so that it accurately amplifies the differences between the voltages applied to its two input terminals $(V_{\rm IN2}-V_{\rm IN1})$ without being affected by the common mode voltage on both the inputs as shown here. For many typical instrumentation amplifier ics the voltage gain $A_{\rm V}$ is set between 1 and 1000. Engineers are always contrasting real world devices with fictional devices, this is a useful approach for providing a 'feel' for the targets being aimed at. We may not hit dead centre but at least we will have a good idea of where the shots are landing. So, in the ideal case, an instrumentation amplifier will have the following characteristics amongst others: a constant and perfectly linear gain independent of time, frequency, load, temperature or humidity; an infinite common mode rejection ratio and power supply rejection ratio; zero input and output offsets and offset drifts and zero output impedance for maximum signal delivered to the load from the amplifier. You will usually find an instrumentation amplifier in the first stage of a measurement or instrumentation system where accurate measurement is the fundamental requirement for the application. In many cases, the input signal to an instrumentation amplifier will be derived from a bridge network or some form of transducer which has converted a physically varying quantity into an analog electrical signal. The main problems for the design engineer, in amplifying this signal for further processing by later stages, are concerned with restricting unwanted noise and controlling movements in the gain of the amplifier due to environmental changes. Fig. 1.1. Single op amp instrumentation amplifier circuit. #### 1.1 Single op amp instrumentation amplifiers The configuration shown in Fig. 1.1 is the simplest and lowest-cost option for an instrumentation amplifier. $R_3$ and $R_4$ act as a potential divider for the non-inverting input of the op amp. The inverting input of the op amp is forced to the same voltage as the non-inverting input due to feedback through $R_1$ and $R_2$ and the very large gain of the op amp. The ratio $R_2/R_1$ sets the gain of the amplifier. When $R_1/R_2 = R_3/R_4$ the differential voltage gain will be much greater than the common mode voltage gain and the common mode rejection ratio (CMRR) will be maximized. For the resistor values shown here, you will get a differential gain of $\times 3$ and a CMRR of 1000, i.e. 60 dB. Differential gain = $$A_D = V_{OUT}/(V_{IN2} - V_{IN1}) = \frac{R_2}{R_1} \cdot \frac{1}{\left(1 + \frac{R_2}{R_1} \cdot \frac{1}{A_V}\right)}$$ $$\approx R_2/R_1 (A_V \text{ very large})$$ Common mode gain = $$A_{\text{CM1}} = \frac{R_1 R_4 - R_2 R_3}{R_1 (R_3 + R_4)}$$ (due to resistor mismatch) Common mode gain = $$A_{CM2} = \frac{R_2}{R_1 \cdot CMRR}$$ (due to finite CMRR of op amp.) (Note that CMRR is expressed as a ratio and not in dB) Common mode rejection ratio = CMRR = $$\frac{A_{\rm D}}{A_{\rm CM1} + A_{\rm CM2}}$$ Differential input resistance = $R_1 + R_3$ Common mode input resistance = $(R_1 + R_2)/(R_3 + R_4)$ (assuming CMRR = $\infty$ ) Output offset voltage = $$\left(1 + \frac{R_2}{R_1}\right)V_{IO} + I_{OS}R_2$$ if $R_1 = R_3$ and (worse case) $R_1 = R_4$ where $V_{\rm IO}$ = input offset voltage of op amp $I_{\rm OS} = {\rm input~offset~bias~current.}$ The circuit in Fig. 1.1 has a low input impedance (around $20 \text{ k}\Omega$ in this example) and is really only of use in applications which have a low source impedance. Driving the circuit from a high impedance signal source will result in attenuation of the input signal due to loading and a poor common mode performance. Increasing the values of the input resistors $(R_1, R_3)$ will increase the input resistance but at the cost of increasing offset drift due to finite input offset current, reduction of the bandwidth due to stray capacitance and an increase in noise. The values of $R_1$ and $R_3$ need to be selected for a trade-off between input resistance and input offset current, input noise current and bandwidth. A high CMRR is achieved by making $R_1/R_2 = R_3/R_4$ but do not forget that $R_1$ and $R_3$ must include the inverting and non-inverting input source impedances otherwise gain errors and common mode errors will be introduced. Similarly, changes in resistor values can cause problems: high-precision, high-quality resistors may be needed. The bandwidth of this amplifier is going to be limited by either the finite bandwidth of the op amp or by stray capacitances. If the bandwidth is limited by the op amp, assuming that the op amp is fully compensated, then the bandwidth will be approximately $f_A \cdot R_1/(R_1 + R_2)$ where $f_A$ is the gain-bandwidth product (equal to the unity gain crossover frequency for a fully compensated op amp) of the op amp. If the bandwidth is limited by stray capacitances, in particular the strays across $R_2$ and $R_4$ , and assuming that $R_1 = R_3$ , $R_2 = R_4$ , then the 3 dB frequency is given approximately by $1/2\pi R_2 C_{\rm STR}$ where $C_{\rm STR}$ is the capacitance across $R_2$ which is typically 10 pF or less (e.g. if $R_2 = 1 \, {\rm M}\Omega$ , $C_{\rm STR} = 10 \, {\rm pF}$ , then the bandwidth will be limited by this effect to only $16 \, {\rm kHz}$ ). So, if you want a wide bandwidth you must use a fast op amp and resistor values must be kept low. Fig. 1.2. Using a trimmer to maximize CMRR. Note that the CMRR of the differential amplifier becomes very poor at higher frequencies due to the limitations of the op amp and mismatch of the impedance of $R_1$ and $R_2$ , $R_3$ and $R_4$ . In one-off applications, you can use a trimming pot to maximize CMRR. A very high CMRR at dc is possible by trimming since the CMRR of the op amp is cancelled by the common mode contribution of the resistor mismatch. The trimmed value will vary, however, due to drift and ageing of the circuit. The configuration shown in Fig. 1.2. allows you to use a higher value trimmer since low value trimmers tend to be less stable. A good practice in instrumentation amplifier construction is to lay out the discrete components in a mirror-image fashion onto the board so that any stray capacitances are operating equally on both inputs, this practice is effective in maximizing the common mode frequency response. In some cases you may want to limit the bandwidth of the amplifier; to do this, identical capacitors must be added across both $R_2$ and $R_4$ ; be careful with the tolerances (use 1% if possible) otherwise the amplifier may have a poor high frequency performance. If you want to increase the gain of the amplifier, the circuit in Fig. 1.3 could be used. This approach achieves high gains without the use of high value resistors. The buffer shown in this circuit will not be needed if $R_5$ and $R_6$ are sufficiently low in value compared to $R_2$ so that loading does not take place. An increase in amplifier gain can also be obtained by using a T-network for the feedback resistors as shown in Fig. 1.4. This circuit allows you continuously to vary the gain without significantly affecting the CMRR of the circuit. This configuration also allows higher-value resistors to be used in other parts of the circuit to increase input resistance. Notice that the gain is not a linear function of K and the circuit requires three pairs of matched resistors; the four $R_2$ resistors, Fig. 1.3. Increasing amplifier gain without using high value resistors. Fig. 1.4. Using a T-network to increase circuit gain. however, can be on the same package to increase temperature tracking. One point to watch out for with higher gain (e.g. 1000 or more) differential amplifiers is the finite open loop gain of the op amp. If the open loop gain is not sufficiently high, an excessive differential gain error may result. If you are expecting high common mode voltages beyond the supply rails, the circuit shown in Fig. 1.5 can be used. Note that $A_2$ nulls the common mode voltage at the input of $A_1$ through the action of $R_5$ and $R_6$ . Since no common mode voltage is applied to either $A_1$ or $A_2$ , this circuit gives good CMRR. The limits of the CMRR depend on how well $R_1/R_5$ can be matched to $R_3/R_6$ . Usually $R_5 = R_6$ , $R_7 = R_8$ , $R_1 = R_3$ and $R_2 = R_4$ . Standard offset nulling techniques can be used for instrumentation amplifiers. The circuit shown in Fig. 1.6 is useful for instrumentation amplifiers since varying the reference level at the non-inverting input of the op amp offers quite effective offset nulling. This technique has the Fig. 1.5. High common mode voltage circuit. Fig. 1.6. Reference level nulling. disadvantage of requiring a low output impedance reference, hence the use of a second op amp $A_2$ . A lower value of divider $R_{\rm D}$ could be used, with $A_2$ omitted, but this may degrade the performance of the amplifier. Note that this circuit effectively nulls the offset voltage at the output. So, only small output voltage offsets well within the range of output swing of the op amp can be nulled. #### 1.2 Two op amp instrumentation amplifiers In the configuration shown in Fig. 1.7 both op amps are connected together as non-inverting amplifiers where the first non-inverting amplifier $(A_1)$ varies the reference level of the second, $(A_2)$ . The output of $A_1$ is fed to the inverting input so that $A_1$ amplifies the differential input signal $(V_{\text{IN}2} - V_{\text{IN}1})$ . This circuit results in a much higher input impedance than is possible with the single op amp configuration. Fig. 1.7. Two op amp instrumentation amplifier circuit. Gain = 1 + $$R_1/R_2$$ Common mode gain = $(R_1R_4 - R_2R_3)/R_3R_2$ = 1 - $\frac{R_1}{R_2} \cdot \frac{R_4}{R_3}$ Therefore if $\frac{R_1}{R_2} = \frac{R_4}{R_3}$ , then the common mode gain = 0 Output offset = $$2(1 + R_1/R_2)V_{IO}$$ where $$R_1/R_2 = R_3/R_4$$ and $V_{\rm IO}$ = input offset voltage of the op amp (Differential input impedance Common mode input impedance) ⇒ (dependent on the type of op amp used in the circuit.) As before, the close matching of equal value resistors is essential for high common mode rejection. Gain can be varied, if required, by adding an extra variable resistor as shown in Fig. 1.8. The gain in this circuit does not, however, vary linearly with $R_3$ . Not shown on this circuit are the extra components needed to provide a path for input bias currents to flow (see later). A further development of the previous configuration applies the input signal between the two inverting terminals of the op amp as shown in Fig. 1.9. Note, though, that this circuit has the disadvantage of a low input impedance (approximately equal to $R_1$ ); the gain, however, can be varied proportionally by $R_2$ .