计算机英语

# 计算机专业英语阅读

主 编 王开铸



哈尔滨工业大学出版社

#### 计算机英语

# 计算机专业英语阅读

主 编 王开铸副主编 吴 岩 李秀坤

哈尔滨工业大学出版社

#### (黑)新登字第4号

#### 内容提要

本文通过计算机各领域知识的介绍,使学生了解和掌握常用的计算机专业英语词汇。书中内容包括微机结构、算法语言、数据库、编译系统、操作系统以及网络协议等方面的知识和词汇。书后附有常用计算机专业英语词汇表。

本书可作为计算机专业的计算机英语阅读课教材,也 可供有关计算机专业的科研、教学人员、计算机应用人员以 及计算机爱好者使用。

> 计 箅 机 英 语 计算机专业英语阅读

Jisuanji Zhuanye Yingyu Yuedu

主编 王开铸

开本 787×1092 1/32 印张 7.75 字数 200 千字 1995 年 8 月第 1 版 1996 年 6 月第 2 次印刷 印数 10 001-16 000

ISBN 7-5603-1106-7/H·80 定价 7.80 元

## 重印说明

在本书出版的一年内,得到了广大同仁和读者的 支持与厚爱,在此表示衷心感谢。应广大读者的急切 需求,现再次印刷。

在本次重印之前,作者对本书的内容进行了认真 审读,对不当之处做了修正,使本书在质量上有了进 一步提高。

真诚希望广大读者多提宝贵意见。

出版者 1996 年 6 月 随着计算机的普及,计算机专业英语已逐渐成为计算机专业的一门必修课,为配合大学本、专科计算机专业的英语阅读教学,我们哈尔滨工业大学计算机科学与工程系部分授课教师编写了这本书。

本书的编写目的首先是让学生掌握计算机专业英语的基本专业术语,其次是为了使学生了解一些计算机专业的基本知识。

全书共分七章。第一章是硬件部分,主要介绍了 8086 系列的有关内容,包括存贮器、微处理器和总线等等。

第二章和第三章为语言部分,介绍了 FORTRAN 语言和 C 语言的发展历史、概况和语言结构等。

第四章是数据库,通过本章的学习,使学生掌握一些数据 库方面的词汇和数据库的物理描述、逻辑描述及其描述语言。

第五章是操作系统,本章介绍了操作系统的重要性、资源 管理、进程管理和操作系统的术语等。

第六章是编译系统,本章介绍了编译系统的基本内容及 其术语。

第七章是学术论文,本章收集了有代表性的两篇论文,目 的是让学生了解英语学术论文的结构、写作方法和一些专业 词汇等等。

本书的后半部是各章的参考译文,学生可参考这些译文 理解原文。书末附有常用的专业术语,以便学生阅读和写作英 语文章时查阅。

本书的第一、二章和第七章由吴岩编写;第三、四章由李 秀坤编写;第五、六章由王开铸编写。全书由王开铸统稿、定 稿。在此还要感谢刘挺博士对本书的出版所做的诸多工作。

由于作者水平有限,本书在编写过程中难免出现疏漏,我们期待同行和读者批评指正。

作 者 1995年6月 子哈尔滨工业大学 ● 计算机基础数程(2版2次)

吕英诚 陈 爽

● 计算机原理与应用基础

王庆北

● FoxBASE+ FoxPRO 关系数据 库及其应用

王桂芝

● FORTRAN 77 结构化程序设计

蒋宗礼 王义和

● BASIC 语言程序设计

· 江西和本川安江南北

王开锋

● 茶还写从兼好(即有好事)

王景惠 耿宪章

●大学英语阅读实践教程(四册)

张学君

● 马克思主义哲学

孙景泰

@ 陶瓷材料学

周 玉 雷廷权

● 建构在三维时空坐标系的相对论 [美]陈汉涛

- 脉络性原理

ISBN 7-5603-1106-7





### Contents

| CHAPTER 1 T           | he 8086 Primer ······            | (1)  |
|-----------------------|----------------------------------|------|
| 1. 1 Overview         | nily Architecture                | (1)  |
| 1. 2 8086 Far         | nily Architecture ·····          | (4)  |
| 1. 3 8086 Cer         | ntral Processing Units(CPUs)     | (8)  |
| 1.4 Memory            | and Input/Output(I/O)            | (13) |
| 1. 5 8086 <b>I</b> ns | truction Set                     | (18) |
|                       | ORTRAN 77                        |      |
| 2. 1 Introduc         | tion ·····                       | (25) |
| 2. 2 Constant         | s, Variables and Expressions     | (29) |
| 2. 3 Control S        | Statement and Structured Program | (34) |
| 2. 4 Input an         | d Output ·····                   | (37) |
| CHAPTER 3 T           | he C Language ······             | (43) |
| 3. 1 History          | of C and the C Characteristic    |      |
| 3. 2 Compute          | T                                | (47) |
|                       | ming and Using C Compilers and C |      |
| interpret             | ers                              | (52) |
| 3. 4 Program          | Format                           | (56) |
| 3. 5 Program          | ming Errors and Modifying        |      |
|                       | s                                | (60) |
| CHAPTER 4 D           | Pata Base System ·····           | (64) |
| 4. 1 Introduc         | tion ·····                       | (64) |
| 4. 2 Data Bas         | se System ·····                  | (69) |
| 4. 3 Three D          | ata Models                       | (72) |
| 4. 4 Logical          | Design and Physical Design       | (75) |
| 4. 5 Data De          | scription Languages              | (78) |
| CHAPTER 5             | Operating System                 | (81) |
| 5. 1 Importa          | nce of Operating System          | (81) |

| 5. 2 Operating System Terminology                     | (82)  |  |
|-------------------------------------------------------|-------|--|
| 5. 3 Operating system Based on the View of Res-       |       |  |
| ource Manager ······                                  | (84)  |  |
| 5. 4 An Operating System-Process Viewpoint            | (87)  |  |
| 5.5 Operating System-Hierarchical and Extended        |       |  |
| Machine View                                          | (90)  |  |
| CHAPTER 6 Compiler Overview                           | (94)  |  |
| 6. 1 Scanner                                          | (95)  |  |
| 6. 2 Parser ·····                                     | (99)  |  |
| 6. 3 Intermediate Code Generator and Optimizer        | ••••• |  |
|                                                       | (104) |  |
| 6. 4 Code Generator and Error Recovery                | (109) |  |
| CHAPTER 7 Papers                                      | (114) |  |
| Sample 1 A Temporal Logic for Specification and       |       |  |
| Verification of Protocol ······                       | (114) |  |
| Sample 2 A Chinese Question-answer Experimental       |       |  |
| System Based on The Sense CoherenceA-                 |       |  |
| mong The SNEs                                         | (125) |  |
| 译文                                                    |       |  |
| 第一章 8086 人门                                           | (140) |  |
| 1.1 概述                                                | (140) |  |
| 1.2 8086 系列的体系结构                                      | (142) |  |
| 1.3 8086 中央处理单元                                       | (144) |  |
| 1.4 内存和输入输出(I/O) ···································· | (147) |  |
| 1.5 8086 指令系统                                         | (150) |  |
| <b> </b>                                              | (153) |  |
| 2.1 介绍                                                | (153) |  |
| 2.2 常数、变量和表达式                                         | (155) |  |
| 2.3 控制语句和结构化程序                                        | (158) |  |
| 2.4 输入和输出                                             | (160) |  |

|                                          | (163) |
|------------------------------------------|-------|
| 3.1 C 的历史和特点 ······                      | (163) |
|                                          | (165) |
| 3.3 程序设计和使用 C 编译程序、解释程序                  | (168) |
| 3.4 程序格式                                 | (170) |
|                                          | (173) |
| 第四章 数据库系统                                | (175) |
|                                          | (175) |
| 4.2 数据库系统                                | (178) |
| — 11 2444 12 4 4 4 4 4 4 4 4 4 4 4 4 4 4 | (180) |
| 4.4 逻辑设计和物理设计                            | (181) |
| Attached                                 | (183) |
| 第五章 操作系统                                 | (185) |
| 5.1 操作系统的重要性                             | (185) |
| 5.2 操作系统的术语                              | (186) |
| 5.3 基于资源管理观点的操作系统                        | (187) |
| 5.4 操作系统——进程观点                           | (188) |
| 5.5 操作系统——层次和扩充机器观点                      | (190) |
| 第六章 编译程序概述                               | (193) |
| 6.1 扫描程序                                 | (193) |
| 6. 2 分析器                                 | (195) |
| 6.3 中间代码生成和优化                            | (198) |
| 6.4 代码生成器和错误校正                           | (201) |
| 第七章 学术论文                                 | (204) |
| 例文1 有关协议的说明和验证的一个时序逻辑                    | ••••• |
| ••••••                                   | (204) |
| 例文 2 在事件语义网络中基于意义相关的中文                   | _     |
| 问答实验系统 ······                            | (213) |
| Appendix Computer Terminology            | (221) |

#### CHAPTER 1 The 8086 Primer

#### 1.1 Overview

The 8086 has four sets of registers. One set contains general registers that are used to hold intermediate results. The second set contains pointer and index registers that are used to locate information within a specified portion of memory. The third set contains segment registers that are used to specify these portions of memory, and the fourth set contains the instruction pointer. There are also nine flags in the 8086. These flags are used to record the state of the processor and to control its operation. The 8086 can access up to 1 000 000 bytes of memory and up to 65 000 input or output ports.

The 8086 is a single integrated-circuit chip containing most of the components that make up a computer. The chip also contains all of the registers and flags. The memory and input/output ports are not contained on the chip, but they can be easily connected to the chip to form a computer.

Typical computer instructions involve locating designated operands (data to be processed), performing an operation on the values of these operands, and storing the result back into a designated result location. The locations of the operands and the result can be either in memory or in a register as designated by the instruction.

The memory in an 8086 system is a sequence of up to  $2^{20}$  8-bit quantities ailed bytes. Each byte is assigned a unique address ranging from 0 to  $2^{20}-1$ . Any two consecutive bytes in memory are defined as a word. Each byte in a word has a byte address, and the smaller of these two addresses is used as the address of the word.

The 8086 has some instructions that access (read or write) bytes and other instructions that access words. For the 8086, the amount of information it transfers to or from memory at one time is always 16-bits. In the case of byte instructions, only eight of those bits are used and the other eight are ignored. The 16-bits are always the contents of two consecutive bytes in memory starting with a byte at an even address.

Since the 8086 can address up to 2<sup>20</sup> bytes of memory, it would seem that within the 8086 processor, byte and word address must be represented as 20-bit quantities. In fact, the 8086 was designed to perform 16-bit arithmetic, and thus the address objects it manipulates can only be 16 bits in length. An additional mechanism is required to build addresses.

The things connecting an 8086 system to the rest of the world are called ports. The 8086 can access up to 2<sup>16</sup> 8-bit ports analogous to memory bytes. Each 8-bit port is assigned a unique address ranging from 0 to 2<sup>16</sup>-1. Any two consecutive 8-bit ports can be treated as a 16-bit port analogous to memory words. Through these ports, 8086 can receive information about external events and can send out signals that control other events.

The 8086 processor contains a total of thirteen 16-bit registers and nine 1-bit flags. The registers are subdivided into

four sets. Three of the sets each contain four registers. The thirteenth register is the instruction pointer. The programmer does not use it, so it is in a set by itself.

The registers are divided into the general registers, the pointer and index registers, and the segment registers.

Instructions in 8086 usually perform operations on one or two operands. In the case of one operand, the operand-addressing mode is sometimes referred to as indirect memory addressing because the operand is in memory but the offset is not specified directly. For the two operands, the two-operand instruction using the w field to indicate the operands are eight bits (w=0) or 16 bits (w=1). Another is a new field not encountered before, namely the d field (d stands for destination). The d field specifies whether the result should be stored back into the operand specified by the mod field and r/m field (d=0) or into operand specified by the reg field (d=1).

The operand into which the result is to be stored is called the destination operand, and the remaining operand is called the source operand.

One of the operands of a two-operand instruction can be a constant contained in the instruction itself. Since instructions are frequently located in read-only memories (ROMs), this would be a ideal place to keep constant operands. It is not allowed by the memory to forget about trying to store a result back into such an operand.

#### New words and Phrases

register 寄存器 intermediate result 中间 general register 通用寄存 结果 pointer and index register

指针和索引寄存器 information 信息 memory 内存 段寄存 segment register 哭 指令 instruction pointer 指针 flag 标志位: processor 处理器 operation 操作 bit 比特,位 byte 字节 word 字 manipulate 操作 input or output port 或输出端口

integrated-circuit chip 集 成电路芯片 operand 操作数 指明,标示 designate external event 外界事件 operand-addressing model 操作数 寻址模式 offset 偏移量 even address 偶地址 destination operand 目标 操作数 source operand 源操作数 Read-Only Memory (ROM) 只读存贮器 常量操 constant operand 作数

#### 1.2 8086 Family Architecture

The 8086 family is considered individually as third-generation microprocessors. This system architecture specifies how the processors and other components relate to each others, and is the key to the exceptional versatility of these products. The components in the 8086 family have been designed to operate together in diverse combinations within the systematic framework of the overall family architecture. So a single family of components can be used to solve a wide array of microcomputing problems. Finally, the modular structure of the family architecture provides an orderly way for systems to

grow and change. All the components which constitute the 8086 microprocessor family are described as follows:

#### Microprocessors

Microprocessors have the following characteristics:

- 1. Standard operating speed is 5 MHz (200 ns cycle time); a selected 8 MHz version of the 8086 CPU is also available.
  - 2. Chips are housed in reliable 40-Pin packages.
- 3. Processors operate on both 8-bit and 16-bit data types; but internal data paths are at least 16-bits wide.
- 4. Up to 1 megabyte of memory can be addressed, along with a separate 64K byte I/O space.
- 5. The address/data and status interfaces of the processors are compatible (the address and data buses are time-multiplexed at the processor, i.e., an address transmission is followed by a data transmission over a subset of the same physical lines).

The 8086 is third-generation central processing units (CPU) that differ primarily in their external data paths. In one bus cycle, the 8086 can transfer either 8-bit or 16-bits. Therefore, the 8086 is capable of greater throughput. The processor has two kinds of operating mode.

In maximum mode, an 8288 Bus Controller assumes responsibility for controlling devices attached to the system bus; In minimum mode, the CPUs emit the bus control signals needed by memory and I/O peripheral components.

#### Interrupt Controller

The 8086 family-compatible version of the familiar 8259 has been enhanced to operate with the advanced interrupt facilities of the 8086 and 8088 CPUs. The 8059A accepts

interrupt requests from up to eight sources.

#### • Bus Interface Components

Except for the 8284, all components are optional; their inclusion in a system is based on the needs of the application. All of the bus interface components are implemented using bipolar technology to provide high-quality, high-drive signals and very fast internal switching.

#### Multiprocessing

Employing multiple processors in medium to large systems offers several significant advantages over the centralized approach that relies on a single CPU and extremely fast memory.

The 8086 family architecture is explicitly designed to simplify the development of multiple processor systems by providing facilities for coordinating the interaction of the processors. The architecture supports two types of processors; independent processors and coprocessors. The 8086 family architecture provides built-in solutions to two classic multiprocessing coordination problems; bus arbitration and mutual exclusion.

#### · Bus Organization

The 8086 family has two different types of buses: system and local. Both buses may be shared by multiple processors. Microprocessors are always connected to a local bus, and memory and I/O components usually reside on a system bus. The 8086 family bus interface components link a local bus to a system bus.

The local bus is optimized for use by the 8086 family microprocessors. Standard memory and I/O components are not attached to the local bus, so information can be multiplexed

and encoded to make very efficient use of processor pins. A full implementation of an 8086 system bus consists of the following five sets of signals; address bus, data bus, control bus, interrupt lines, and arbitration lines. The system bus designed as is modulars and subsets may be implemented according to the needs of the application. A group of bus interface components transforms the signals of a local bus into a system bus. The number of bus interface components required to generate a system bus depends on the size and complexity of the system.

The processor(s) and bus interface group(s) that are connected by a local bus constitute a processing module. A simple processing module could consist of a single CPU and one bus interface group. A more complex module would contain multiple processors, such as two IOPs, or a CPU and one or two IOPs. One bus interface group typically links the processors in the module to a public system bus; a second bus interface group may be connected to a processing module's local bus, generating a second bus. This bus can provide the processing module with a private address space that is not accessible to other processing modules.

#### New Words and Phrases

architecture 体系结构 微处理器 microprocessor component 元件,部件 versatility 多功能性,多方 面性 product 产品 diverse 多种多样的,不同 megabyte 兆字节

的 framework 框架,结构 microcomputing 微计算 modular 有标准组件的 characteristic 特征 package 组件