# PRACTICAL TECHNIQUES OF ELECTRONIC CIRCUIT DESIGN ROBERT L. BONEBREAK # PRACTICAL TECHNIQUES OF ELECTRONIC CIRCUIT DESIGN ### ROBERT L. BONEBREAK Manager Electronics Dept. Talandic Research, Inc. Pasadena, California A WILLEY-INTERSCIENCE PUBLICATION JOHN WILEY & SONS New York • Chichester • Brisbane • Toronto • Singapore 5506392 Copyright © 1982 by John Wiley & Sons, Inc. All rights reserved. Published simultaneously in Canada. Reproduction or translation of any part of this work beyond that permitted by Sections 107 or 108 of the 1976 United States Copyright Act without the permission of the copyright owner is unlawful. Requests for permission or further information should be addressed to the Permissions Department, John Wiley & Sons, Inc. #### Library of Congress Cataloging in Publication Data: Bonebreak, Robert L., 1921- Practical techniques of electronic circuit design. "A Wiley-Interscience publication." Includes index. 1. Electronic circuit design. I. Title. TK7867.B63 621.3815'3 81-11394 ISBN 0-471-09612-1 AACR2 Printed in the United States of America 10 9 8 7 6 5 4 3 2 1 ### **Preface** This book is written to serve those who are faced with practical electronic circuit design problems in their work. Some familiarity and experience with electronic circuits is assumed, so that the book is not a beginner's text. It is, however, directed toward the straightforward design of electronic circuits, by those who lack a strong background in electronic circuit design. This book is more concerned with facts and correct procedures than with proofs or derivations. The electronic design techniques presented are based on the most effective use of present day components. This is a constantly shifting pattern because integrated circuits continue to replace discrete transistor circuits. For example, the design of the flip-flop, which has been a classic schoolroom project for years, has now been made virtually obsolete by the available monolithic circuits. There are, however, many areas in which discrete design is and will continue to be needed. Chapter 8 on laboratory procedures should be read first and then reread from time to time to make certain that good working techniques are followed. Chapter 1 on the basic transistor is written in engineering terms as contrasted to the usual physics approach and should be read before Chapter 2. Aside from this the chapters are largely independent and can be referred to as required. Where practical, tables or nomographs are provided to speed the design process. This is particularly true of both passive and active filters, where the previous use of computers has greatly reduced the design effort for the majority of requirements. The subjects were selected for their widespread application and also because they contain information that is commonly misunderstood by designers with limited experience. Definitions and symbols are carefully indexed to allow the reader to study the chapters in preferred order. The design procedure and techniques of electronic circuits vary substantially with the application. For example, consider the following classifications: - 1 High-reliability and wide-temperature equipment such as military, space, and some industrial applications. - 2 Very-low-cost high-production consumer-oriented products. - 3 One-of-a-kind designs for obtaining data, testing other types of equipment, prototype design concepts, and providing assistance in areas not covered by available commercial products. Although the information in this book is useful in all areas, it is specifically directed toward the last category. Here it tends to be important to keep the design costs to a minimum by substituting some "after the fabrication" adjustment in place of a more rigorous initial design. This is especially evident when it is realized that most important parameters have a tolerance range of 2 or 3, and often as high as 10 to 1. Indeed, many parameters that are important in a particular design may not be specified at all. Accordingly, explanation of the procedures are presented largely on an intuitive basis, with some occasional simple algebra. Devices are generally described as ideal components so that the fundamental concepts can be emphasized. This is then followed by a detailed list and description of the deviations from the ideal case and of the circumstances under which they are important. In all cases parameters from present-day devices are used to illustrate when variations from the ideal case must be considered. To aid in this effort some data sheets are included in the text. However, for proper design it is necessary to obtain a good selection of current data sheets and publications directly from the manufacturer. Finally, completed designs (many with test data) are shown with step-by-step explanations of how and why the parts used were selected. ROBERT L. BONEBREAK Los Angeles, California October 1981 # **Contents** **TRANSISTORS** | 1 | TR. | ANSIS | TORS | 1 | |-----|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | | 1-1 | Fund | amental, 1 | | | | | 1-1-1 | Common Emitter Connection, 2 | | | | | 1-1-2 | Common Base Connection, 5 | | | | | 1-1-3 | Emitter Follower Connection, 7 | | | | | 1-1-4 | Transistor Data Sheets, 8 | | | | | 1-1-5 | Additional Considerations, 9 | | | | 1-2 | Biasin | ng, 10 | | | | | 1-2-1 | Base Biasing, 10 | | | | | 1-2-2 | Emitter Biasing, 12 | | | | 1-3 | Field | Effect Transistors, 14 | ٠ | | | | 1-3-1 | The Junction FET, 15 | | | | | 1-3-2 | The MOSFET, 17 | | | | | 1-3-3 | Extended Temperature Operation, 18 | | | | | 1-3-4 | FETs as Switches, 19 | | | ÷ . | | 1-3-5 | Special MOSFETs, 21 | | | | | | | | | 2 | DIS | CRETE | E AMPLIFIERS | 23 | | | 2-1 | Wideb | pand Amplifiers, 23 | | | | | 2-1-1 | Basic Considerations, 23 | | | | | 2-1-2 | High-Frequency Calculations, 26 | | | | | | and the state of t | | | X | | | Contents | | |---|-----|-------|----------------------------------------------------------------|----| | | | 2-1-3 | DC Drift Stabilization, 29 | | | | | 2-1-4 | The Input Stage, 30 | | | | | 2-1-5 | The Output Stage, 31 | | | | | 2-1-6 | General Comments, 33 | | | | 2-2 | Low-l | Noise Preamplifier, 34 | | | | | 2-2-1 | | | | | | 2-2-2 | The Concept of Noise Voltage and Currents, 36 | | | | | | A Sample Noise Calculation, 37 | | | | | | Additional Noise Considerations, 39 | | | | | | Noise in the Low-Frequency Region, 40 | | | | | | Low-Noise Devices, 41 | | | | | 2-2-7 | A Sample Low-Noise Amplifier Design with Frequency Shaping, 41 | | | | 2-3 | Tuned | 1 Class A Amplifiers, 43 | | | | | 2-3-1 | Design Specifications, 44 | | | | | 2-3-2 | Output Stage Thermal Considerations, 46 | | | | | 2-3-3 | Output Stage Gain, 48 | | | | | 2-3-4 | RC Output Coupling, 49 | | | | | 2-3-5 | Transformer Output Coupling, 50 | | | | | 2-3-6 | The Input Stage, 51 | | | | | 2-3-7 | Midstage Design, 52 | | | | | 2-3-8 | Decoupling, 53 | | | | | 2-3-9 | Test Results, 53 | | | 3 | МО | NOLIT | HIC AND HYBRID ANALOG DEVICES | 55 | | | 3-1 | The O | peration Amplifier, 55 | | | | | 3-1-1 | Construction, 56 | | | | | 3-1-2 | Basic Operation, 57 | | | | , | 3-1-3 | Some Fundamental Connections, 57 | | | | • | 3-1-4 | Frequency Considerations, 59 | | | | 3-1-5 | Stability Considerations, 60 | | | |-----|--------|-------------------------------------------|-------|------| | | 3-1-6 | Other High-Frequency Considerations, 65 | | × . | | | 3-1-7 | Accuracy, 67 | | | | | 3-1-8 | Limitations of the Input Stage, 68 | | | | | 3-1-9 | Output Impedance and Error Correction, 69 | • | | | 3-2 | Comp | parators, 70 | | | | 3-3 | Samp | le and Hold, 72 | | | | 3-4 | Volta | ge Regulators and Power Supplies, 73 | | | | 3-5 | Misce | llaneous Analog Functions, 74 | | | | | - | | | | | DIC | SITAL | DESIGN | | . 75 | | 4-1 | Funda | amentals, 75 | | | | 4-2 | Famil | y Groups, 78 | | * | | • - | | T <sup>2</sup> L, 79 | | | | , | | MOS, 80 | | | | | | ECL, 81 | | | | 4.2 | | | | | | 4-3 | | Circuits, 82 | | | | | | The Latch, 82 | | | | | | An Electronic Toggle Switch, 83 | | | | | | A Word Recognizer, 84 | | | | | 4-3-4 | Clock Circuits, 84 | | | | 4-4 | Buildi | ng Blocks, 86 | | | | | 4-4-1 | Function Generators and Clock Drivers, 86 | • . • | | | | 4-4-2 | Flip-Flops, 87 | | | | | 4-4-3 | Counters and Dividers, 88 | | - | | | 4-4-4 | Shift Registers, 93 | 1 | | | - | 4-4-5 | Decoders, 100 | | | | | 4-4-6 | The Compositor 101 | | | #### Contents 4-4-7 The Monostable, 101 | | | 4-4-8 D/A and A/D Converters, 103 | | |---|-----|----------------------------------------------------------------------------|-----| | | 4-5 | Discrete Digital Design, 103 | | | 5 | TR | ANSFORMERS | 106 | | | 5-1 | Conventional Transformer Connections, 110 | | | | | 5-1-1 High-Frequency Considerations, 111 | | | | | 5-1-2 Design Procedures, 112 | | | | | 5-1-3 Test Procedures, 112 | • | | | | 5-1-4 Pulse Transformers, 114 | | | | 5-2 | Unconventional Transformer Connections, 117 | | | | | 5-2-1 Wideband Transformers, 120 | | | 6 | , | ERFACING AND INTERFERENCE | 126 | | | 6-1 | Electrostatic and Electromagnetic Shielding, 127 | | | | 6-2 | Ground Loops and Analog Signals, 131 | | | | 6-3 | Ground Loops and Digital Signals, 134 | | | | 6-4 | System Connections, 135 | | | | 6-5 | Miscellaneous Forms of Coupling, 137 | | | | 6-6 | Noise Sources, 140 | | | | 6-7 | Summary, 141 | | | | | | | | 7 | FIL | TERS | 143 | | | 7-1 | Passive Filters, 145 | | | | | 7-1-1 Design Example: Filter 1, Five-Pole Butterworth Low-Pass Filter, 146 | | | | | 7-1-2 High-Pass Filters, 147 | | Contents xiii | | | 7-1-3 | Design Example: Filter 2, Five-Pole Butterworth High-Pass Filter, 147 | | |---|--------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------|-----| | | | 7-1-4 | Band-Pass Filters, 148 | | | | | 7-1-5 | Additional Requirements for a Band-Pass Filter, 150 | | | | | 7-1-6 | Design Example: Filter 3 Five-Pole Butterworth Band-Pass Filter, 152 | | | | | 7-1-7 | Adjustment Techniques, 153 | | | | | 7-1-8 | Design Example: Filter 4, Capacitively Coupled Resonators, 154 | | | | | 7-1-9 | Some Useful Transformations, 157 | | | | 7-2 | Active | Filters, 158 | • | | | | 7-2-1 | Design Example: A Seven-Pole Butterworth Low-Pass Filter, 160 | | | | | 7-2-2 | Design Example: A Seven-Pole Butterworth<br>High-Pass Filter, 161 | | | | | 7-2-3 | Design Example: A Simple Band-Pass Filter, 161 | | | | | 7-2-4 | Design Example: A Simple Null Filter, 161 | | | 8 | LAI | BORAT | ORY PROCEDURES | 164 | | | 8-1 | High-l | Frequency Wiring Techniques, 166 | • | | | 8-2 | Digita | 1 Wiring Techniques, 169 | | | | <ul><li>8-3 A Continuity Meter, 170</li><li>8-4 Connectors and Cables, 171</li></ul> | | | | | | | | | | | | 8-5 | Schen | natic Drawings, 173 | | | | 8-6 | Rapid | Breadboard Construction, 175 | | | 9 | CIR | CUIT ( | COLLECTION | 176 | | | 9-1 | Volta | ge-Controlled Crystal Oscillator, 176 | | | | 9-2 | Digita | al Processing, 178 | | xiv #### Contents | 9 | <b>)</b> -3 | Digital Gain Control, 181 | | | | |------|------------------------------------------|------------------------------------------------------|-----|--|--| | 9 | 9-4 | Power Amplifier, 20 to 50 MHz, 183 | | | | | 9 | 9-5 | -5 High-Speed Analog Multiplexer, 185 | | | | | 9 | 9-6 High-Voltage Feedback Amplifier, 189 | | | | | | | • | 9-6-1 The Output Stage, 189 | | | | | | | 9-6-2 Bias for the Output Stage, 191 | | | | | | • | 9-6-3 Level Translation, 191 | | | | | | | 9-6-4 Stability Considerations, 192 | | | | | 9 | 9-7 | 10 MHz and 10 kHz Crystal-Controlled Clock, 193 | | | | | 9 | 9-8 | A 20 kHz 150 W Amplifier, 193 | | | | | | | 9-8-1 Design of the Input Transformer, 195 | | | | | | | 9-8-2 Design of the Output Transformer, 197 | | | | | | | 9-8-3 Test Results, 200 | | | | | 9 | 9-9 | A Current Mode Amplifier, 202 | | | | | API | PEN | IDIX I | | | | | Basi | ic Ir | nformation | 207 | | | | I-1 | Tra | ansistor Formulas, 207 | | | | | I-2 | | ecibels, 212 | | | | | I-3 | Re | esonant Circuits, 215 3-1 Coil Q and Inductance, 217 | | | | | I-4 | Wa | eveform Analysis, 219 | | | | | I-5 | Mi | ller Effect, 223 | 4 | | | | I-6 | Th | évenin's Theorem, 224 | | | | | I-7 | Co | omplex Algebra, 224 | • | | | | I-8 | Tra<br>I-8-<br>I-8- | | | | | | I-9 | Ţra | ansformer Analysis, 232 | | | | | | Contents | x | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----| | APP | PENDIX II | | | Digi | ital Relations | 220 | | II-1 | Number Systems, 235 | 23: | | II-2 | Arithmetic Operations, 237 II-2-1 Binary Addition, 237 II-2-2 Binary Subtraction and Complementary Numbers, 237 II-2-3 Binary Multiplication, 241 | | | | II-2-4 Binary Division, 242 | | | APPI | ENDIX III | | | | | | | rute | er Tables | 243 | | III-1 | Tables of Normalized Capacitors for Active Filters, 243 | | | III-2 | All-Pole Lossless Filters, 253 | | | III-3 | All-Pole Predistorted Filters, 256 | | | III-4 | Tables of Elliptic Function Filters, 279 | | | APPE | ENDIX IV | | | Misce | ellaneous Data | 282 | | IV-1 | Transistor h Parameters, 282 | 202 | | | Ferrite Properties, 284 | | | [V-3 | Standard Inductors, 287 | | | [V-4 | Capacitors, 287 | | | V-5 | Copper Wire, 287 | | | V-6 | T-Pads, 297 | | | APPEN | NDIX V | | INDEX 305 299 Symbols ## **Transistors** This chapter is different than the rest of the book in that it provides specific background material for the succeeding chapter. The emphasis is on describing, rather than proving, the transistor properties so that useful design equations can be developed. #### 1-1 FUNDAMENTALS The ideal transistor is a simple device. It is shown in Fig. 1-1 connected as collector-loaded amplifier or, as it is generally called, a common emitter circuit. Transistor action, which results in its ability to amplify, occurs because a small change in base current results in a larger change in collector current. This is represented as $$\beta = \frac{\Delta i_c}{\Delta i_b} \tag{1-1}$$ The base current flows into the emitter so that $$i_e = i_b(1+\beta) \tag{1-2}$$ The ideal transistor has these properties: The current transfer ratio, $\beta = \infty$ . The transistor output resistance, $r_o = \infty$ . The transistor base resistance, $r_b = 0$ . The transistor emitter resistance, $r_e = 0$ . The transistor reverse gain, $h_{re} = 0$ . The transistor collector-to-base leakage current, $I_{CBO} = 0$ . The transistor base-to-emitter voltage drop, $e_{be} = 0$ . The transistor collector-to-base capacitance, $C_{cb} = 0$ . The transistor emitter-to-base capacitance, $C_{eb} = 0$ . The transistor current gain-bandwidth product, $f_t = \infty$ Figure 1-1 The ideal transistor. (a) NPN. (b) PNP. #### 1-1-1 Common Emitter Connection To evaluate the ideal transistor, let us further consider the common emitter connection that is shown in Fig. 1-1. Because $\beta = \infty$ , the signal current induced in the collector flows in the emitter. Also, since $r_b$ and $r_e$ are zero, any signal change applied from base to ground occurs across $R_E$ . Accordingly, the signal at the collector must be $R_L/R_E$ as great as the input signal. From this $$gain = -\frac{R_L}{R_E} \tag{1-3}$$ This is a strange equation because it states that the voltage gain of the ideal transistor is independent of the transistor. $R_L/R_E$ is the theoretical limit of the voltage gain of a transistor without positive feedback. Positive feedback, generally undesirable, promotes instability or oscillation and is caused by poor layout and decoupling techniques. In practice $R_L$ and $R_E$ are limited by design considerations and the gain equation will be modified by considering real transistor parameters, as illustrated in Fig. 1-2a. At this time it would be well to point out that for a transistor to function properly it must have a defined DC current flowing in the collector and emitter which is developed because of a properly applied voltage and a DC base current input. These DC currents are designated as $I_C$ , $I_E$ , and $I_B$ respectively and are discussed in the section on transistor biasing. The development of the signal relations is based on the superposition of the signal currents, respectively $i_c$ , $i_e$ , and $i_b$ , on the defined bias condition. As previously stated, when an input current is directed to the base it flows through the base-emitter junction to the emitter. This allows a larger current, $\beta_{lb}$ , to flow from the collector to the emitter. Accord- Figure 1-2 Common emitter amplifier. ingly, the emitter current is equal to $(\beta + 1)i_b$ . From this it is apparent that $R_E$ is $(\beta + 1)$ times as effective as $R_B$ in limiting the base current. From this we have base input resistance = $$R_R + R_E(\beta + 1)$$ (1-4) Likewise, when a current is inserted in the emitter $1/(1+\beta)$ of it flows out the base. Thus a value of $R_B$ in the base is equivalent to a value of $R_B/(\beta+1)$ in the emitter, as far as controlling the gain and impedance of the transistor is concerned. This is not the case in controlling other conditions such as bias stability and frequency response, which are discussed in later sections. It remains true, however, that emitter input resistance = $$R_E + R_B/(\beta + 1)$$ (1-5) Now in addition to the exterior resistors $R_E$ and $R_B$ the transistor has resistance expressed as $r_e$ and $r_b$ . $r_e$ must be added to $R_E$ and $r_b$ must be added to $R_B$ . As a very reasonable approximation we use $\beta$ in place of $(\beta + 1)$ so that our gain equation now becomes $$A_v = \frac{e_o}{e_{\rm in}} = \frac{-R_L}{[(R_E + r_e) + (R_B + r_b)/\beta]}$$ (1-6) When the collector resistance, $r_o$ , departs from the ideal and becomes finite, the gain will be lowered. Referring to Fig. 1-2b, it is seen that the output of the transistor is represented by a current generator in parallel with the transistor output resistance $r_o$ . If the load resistor $R_L$ is connected as shown, it is seen that $R_L$ and $r_o$ are in parallel. From this several different expressions can be derived. First, $$e_o = \beta i_b (R_L r_o / (R_L + r_o)) = \beta i_b R_L / (1 + R_L / r_o)$$ (1-7) or when $r_o = \infty$ , $$e_o = \beta i_b R_L \tag{1-8}$$ Figure 1-3 Transistor E-I curves. A more general expression for the voltage gain is obtained from (1-6) by substituting $r_0$ and $R_L$ in parallel for $R_L$ : $$A_v = \frac{e_o}{e_{in}} = \frac{-R_L}{\left[ (R_E + r_e) + \frac{(R_B + r_b)}{\beta} \right] \left( 1 + \frac{R_L}{r_o} \right)}$$ (1-9) Another way of looking at what a finite $r_o$ does in an amplifier circuit is shown by Fig. 1-3. $1/r_o$ is the slope of the *E-I* curve. If a signal is put on the base in such a way as to make $I_C$ increase, the drop across the load resistor causes the collector voltage to decrease. This in turn reduces the original current increase, which is a loss of gain. Again, as in the case with $r_e$ and $r_b$ , the output resistance is seldom a known value. $r_o$ , however, unlike $r_e$ and $r_b$ , is not a physical value of the transistor; it is instead a function of the transistor collector resistance, $r_c$ , and the external resistors $R_E$ and $R_B$ . This is demonstrated as follows. Figure 1-4a shows an ideal grounded base configuration (See Section 1-1-2). If a signal is applied to the collector, a current flows through the collector to the base and to ground. The output resistance $r_o$ is e/i. In the case of the ideal grounded emitter, the current created by the applied voltage, e, flows through the base across the base emitter junction. Because of the transistor action this causes the current to be multiplied, resulting in an output resistance for the ideal grounded emitter case that is $1/\beta$ times that of the ideal grounded base configura- Figure 1-4 Transistor output resistance. (a) Grounded base. (b) Grounded emitter. Figure 1-5 $r_o$ versus $R_B/R_E$ . tion, a very considerable reduction. In a real circuit there are always finite resistance values associated with both the emitter and the base, so that neither is a pure ground. Figure 1-5 is a plot of the equation for the common emitter output resistance and clearly shows the relationship to the base and emitter resistances. Fortunately, $r_o$ is not generally a major factor in determining the gain of a transistor amplifier circuit. This is especially true in broadband amplifiers where $R_L$ must be kept low to ensure the necessary high-frequency response. There remains one more consideration in the low-frequency common emitter amplifier. This comes about from the fact that the output voltage has a feedback effect on the input base current. This is represented in the h parameters by $h_{re}$ . However, $h_{re}$ is also a function of $R_E$ and $R_B$ , and since the published values of $h_{re}$ are generally for the intrinsic transistor, the information is not very useful. Happily, this effect is generally quite small and can usually be neglected. #### 1-1-2 Common Base Connection In addition to the common emitter there remain two other ways in which the transistor can be connected. The common base is discussed first and is shown in Fig. 1-6, where $$I_o = \alpha I_{\rm in}$$ by definition $$= I_{\rm in} - I_B$$ $$= I_{\rm in} - \frac{I_{\rm in}}{(1+\beta)}$$ $$= I_{\rm in} \left(\frac{\beta}{1+\beta}\right)$$ $$\therefore \alpha = \frac{\beta}{1+\beta}$$ (1-10)