

Design, Control, and Application of Modular Multilevel Converters for HVDC Transmission Systems

Kamran Sharifabadi • Lennart Harnefors • Hans-Peter Nee Staffan Norrga • Remus Teodorescu



WILEY

# DESIGN, CONTROL, AND APPLICATION OF MODULAR MULTILEVEL CONVERTERS FOR HVDC TRANSMISSION SYSTEMS

# Kamran Sharifabadi

Research & Technology, Statoil ASA, Norway

## Lennart Harnefors

ABB Corporate Research, Sweden

## Hans-Peter Nee

School of Electrical Engineering, KTH Royal Institute of Technology, Sweden

# Staffan Norrga

School of Electrical Engineering, KTH Royal Institute of Technology, Sweden

# Remus Teodorescu

Department of Energy Technology, Aalborg University, Denmark





This edition first published 2016 © 2016 John Wiley & Sons

Registered office

John Wiley & Sons Ltd, The Atrium, Southern Gate, Chichester, West Sussex, PO19 8SQ, United Kingdom

For details of our global editorial offices, for customer services and for information about how to apply for permission to reuse the copyright material in this book please see our website at www.wiley.com.

The right of the author to be identified as the author of this work has been asserted in accordance with the Copyright, Designs and Patents Act 1988.

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted, in any form or by any means, electronic, mechanical, photocopying, recording or otherwise, except as permitted by the UK Copyright, Designs and Patents Act 1988, without the prior permission of the publisher.

Wiley also publishes its books in a variety of electronic formats. Some content that appears in print may not be available in electronic books.

Designations used by companies to distinguish their products are often claimed as trademarks. All brand names and product names used in this book are trade names, service marks, trademarks or registered trademarks of their respective owners. The publisher is not associated with any product or vendor mentioned in this book.

Limit of Liability/Disclaimer of Warranty: While the publisher and author have used their best efforts in preparing this book, they make no representations or warranties with respect to the accuracy or completeness of the contents of this book and specifically disclaim any implied warranties of merchantability or fitness for a particular purpose. It is sold on the understanding that the publisher is not engaged in rendering professional services and neither the publisher nor the author shall be liable for damages arising herefrom. If professional advice or other expert assistance is required, the services of a competent professional should be sought.

Library of Congress Cataloging-in-Publication Data

Names: Sharifabadi, Kamran, 1963- author. | Harnefors, Lennart, 1968- author. | Nee,

Hans-Peter, 1963- author. | Norrga, Staffan, 1968- author. | Teodorescu,

Remus, author.

Title: Design, control, and application of modular multilevel converters for

HVDC transmission systems / Kamran Sharifabadi, Research & Technology,

Statoil ASA, Norway, Lennart Harnefors, ABB Corporate Research, Sweden, Hans-Peter Nee,

KTH, Sweden, Staffan Norrga, KTH, Sweden, Remus

Teodorescu, Aalborg University, Denmark.

Description: Chichester, West Sussex, United Kingdom: John Wiley & Sons,

Inc., 2016. | Includes bibliographical references and index.

Identifiers: LCCN 2016011610 (print) | LCCN 2016013688 (ebook) | ISBN

9781118851562 (cloth) | ISBN 9781118851524 (pdf) | ISBN 9781118851548

(epub)

Subjects: LCSH: Electric current converters-Design and construction. I

Electric current converters-Automatic control. | Electric power

transmission-Direct current-Equipment and supplies.

Classification: LCC TK2796 .S53 2016 (print) | LCC TK2796 (ebook) | DDC

621.31/7-dc23

LC record available at http://lccn.loc.gov/2016011610

A catalogue record for this book is available from the British Library.

Typeset in 10/12pt TimesLTStd by SPi Global, Chennai, India Printed and bound in Malaysia by Vivar Printing Sdn Bhd

# Preface

State of art power electronics plays a major role in our society and our daily life. Voltage-source converter (VSC) technologies are utilized in applications such as electric vehicles, variable-speed drives, high-voltage direct current (HVDC) transmission and flexible alternating-current transmission systems (FACTS). Nowadays, converter technologies are an integral part of all renewable power generation technologies such as wind turbine generators and photovoltaic generation units. VSC technologies are key elements for achieving enhanced system yield in power generation and power transmission.

During the past decade, multilevel VSC technology has dominated the market, but the new modular multilevel converter (MMC) technology adopted by the industry in recent years has demonstrated clear advantages with inherent properties such as built-in redundancy, higher efficiency, and lower harmonic content. State-of-the-art MMCs are core components in FACTS equipment and VSC-HVDC schemes.

The fast speed of MMC technology development has left a knowledge gap between the technology specialists and VSC-HVDC project developers and key personnel involved in those projects. There is a need for field engineers, project developers, and those involved in the development and management of these projects and graduate students to gain insights into the design, control, and application of this new MMC technology. In this respect, what is needed is a reference book to fill the gap between field engineers and HVDC specialists.

This book is a result of collaboration between experts from industry and academia. It provides theoretical insights into the design and control of MMC technology and investigate practical aspects of the project planning, design, manufacture, implementation, and commissioning of MMC-HVDC and multi-terminal HVDC transmission technologies.

Separated into three distinct parts, the first part of the book offers an overview of MMC technology, including information on converter component sizing, control and communication, protection and fault management, and generic modeling and simulation. The second part covers the applications of MMC-HVDC transmission technology in offshore wind power plants including planning, technical, and economic requirements and optimization options, fault management, and dynamic and transient stability. Finally, the third part explores the applications of MMC in HVDC transmission and multi-terminal configurations, including supergrids.

The authors hope the reader will find the book useful and stimulating and wish the reader an interesting journey into the world of MMCs.

# Acknowledgements

The authors are deeply indebted to Dr. Kalle Ilves, ABB AB, Sweden. He generally contributed to chapters 1, and 5 and brought many valuable viewpoints on the text and figures. He also, more specifically, contributed material concerning the predictive submodule sorting methods for Chapter 5. Furthermore, the authors would also like to express their gratitude to Mr. Arman Hassanpoor, ABB AB, Sweden who provided valuable material to the section concerning tolerance-band submodule balancing methods in Chapter 5.

The authors are also acknowledging Massimo Bongiorno, Professor, Chalmers University, for general support to Chapter 4 and Laszlo Mathe, Associate Professor, Aalborg University, for general support to the development of the simulation models.

# About the Companion Website

Don't forget to visit the companion website for this book:

www.wiley.com/go/Sharifabadi/ModularConverters



The companion website material consists of a collection of self-explanatory simulation models in Matlab/Simulink and PLECS for the MMC following closely the theory of control, modulation and modelling described in the chapters 3,4,5 and 6.

Scan this QR code to visit the companion website



# Nomenclature

A list of the important symbols that used in this book can be found in Tables 1–4. A list of acronyms can be found in Tables 5–7.

Table 1 Superscripts, subscripts, circumflexes, and prefixes.

| *               | Complex conjugate                                          |  |
|-----------------|------------------------------------------------------------|--|
| *               | Reference                                                  |  |
| f,F             | Filtered value                                             |  |
| 0               | Nominal value                                              |  |
| +               | Positive sequence                                          |  |
| _               | Negative sequence                                          |  |
| u,I             | Upper, lower arm                                           |  |
| ()              | Mean value, zero-sequence component                        |  |
| a,b,c           | Phases $a, b, c$                                           |  |
| $\alpha, \beta$ | Components of the stationary $\alpha\beta$ reference frame |  |
| d,q             | Components of the synchronous dq reference frame           |  |
| $\sum_{i}$      | Sum                                                        |  |
| $\Delta$        | Difference                                                 |  |
| -               | Mean value                                                 |  |
| ÷.              | Peak value, estimated value                                |  |
| ~               | Difference                                                 |  |
| Δ               | Ripple quantity, parasitic quantity, difference, increment |  |

xx Nomenclature

# Table 2 Variables.

| h                                                                                            | Signed multiple of the fundamental frequency                            |
|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| i                                                                                            | Submodule index                                                         |
| k                                                                                            | Phase number                                                            |
| m                                                                                            | Carrier index                                                           |
| п                                                                                            | Sample index, sideband index                                            |
| s = d/dt                                                                                     | Differential operator (or, where appropriate, complex Laplace variable) |
| t                                                                                            | Time                                                                    |
| Z                                                                                            | Forward-shift operator (or, where appropriate, complex z-transform      |
|                                                                                              | variable)                                                               |
| $\delta = z - 1$                                                                             | Delta operator                                                          |
| $\hat{l}_{u,l}$                                                                              | Arm current                                                             |
| $i_{\rm s} = i_{\rm w} - i_{\rm I}$                                                          | Output current                                                          |
| $i_{\rm c} = (i_{\rm n} + i_{\rm l})/2$                                                      | Circulating current                                                     |
|                                                                                              | DC-bus current                                                          |
| $ \begin{aligned} i_{\rm d} \\ e &= i_{\rm s}^{\star} - i_{\rm s} \\ e' \end{aligned} $      | Output-current control error                                            |
| e'                                                                                           | Modified control error                                                  |
| $v_{\mathrm{cu},l}^i$                                                                        | Capacitor voltage in submodule i                                        |
| $v_{\text{cu,l}}^i = \sum_{\substack{v=1 \ v \in \text{cu,l}}}^N v_{\text{cu,l}}^i$          | Sum capacitor voltage per arm                                           |
| $v_{\rm cu}^{\Sigma} = v_{\rm cu}^{\Sigma} + v_{\rm cl}^{\Sigma}$                            | Sum capacitor voltage per phase                                         |
| $v_c^{\Delta} = v_{cu}^{\Sigma} - v_{cl}^{\Sigma}$                                           | Imbalance sum capacitor voltage                                         |
| $\overline{n}_{\mathrm{u},\mathrm{l}}^{i}$                                                   | Submodule insertion index                                               |
| $n_{\text{u,l}} = \left(\sum_{i=1}^{N} n_{\text{u,l}}^{i}\right) / N$                        | Insertion index per arm                                                 |
| $v_{\mathrm{u,l}} = \sum_{i=1}^{N} n_{\mathrm{u,l}}^{i} v_{\mathrm{cu,l}}^{i}$               | Inserted arm voltage                                                    |
| $v_s = (-v_u + v_1)/2$                                                                       | Output voltage                                                          |
| $v_{\rm c} = (v_{\rm u} + v_{\rm I})/2$                                                      | Internal voltage                                                        |
| $V_{\rm a}$                                                                                  | AC-bus voltage                                                          |
| $v_{\rm g}$                                                                                  | Grid voltage                                                            |
| $v_{PCC}$                                                                                    | PCC voltage                                                             |
| V <sub>du,l</sub>                                                                            | Pole-to-ground dc-bus voltage                                           |
| $v_{\rm d} = v_{\rm du} + v_{\rm dl}$                                                        | Pole-to-pole de-bus voltage                                             |
| $v_{\rm d}^{\Delta} = v_{\rm du} - v_{\rm dl}$                                               | Imbalance dc-bus voltage                                                |
| V.                                                                                           | R-part output                                                           |
| $W_{\rm u,l} = C(v_{\rm cu,l}^{\Sigma})^2/(2N)$                                              | Stored energy per arm                                                   |
| 117 117 . 117                                                                                | Stored energy per phase                                                 |
| $W_{\Sigma} = W_{u} + W_{1}$ $W_{\Delta} = W_{u} - W_{1}$ $W_{d} = C'_{d} \ v_{d}^{2}/2$ $P$ | Imbalance stored energy                                                 |
| $W = C' n^2/2$                                                                               |                                                                         |
| P                                                                                            | Effective stored dc-bus energy                                          |
|                                                                                              | Active output power                                                     |
| P <sub>d</sub><br>Q                                                                          | DC-side input power                                                     |
| <i>Y</i>                                                                                     | Reactive output power                                                   |
| $\theta = \int \omega  dt$                                                                   | Instantaneous angular frequency of the control-system dq frame          |
| v – j w ui                                                                                   | Angle of the control-system dq frame                                    |

Table 3 Parameters and functions.

|                                                                                                                              | 5 T T T T T T T T T T T T T T T T T T T           |
|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| $f_{I}$                                                                                                                      | Fundamental frequency                             |
| $\omega_1 = 2\pi f_1$                                                                                                        | Fundamental angular frequency                     |
| $f_{\rm s}$                                                                                                                  | Sampling frequency                                |
| $f_{\rm sw}$                                                                                                                 | Switching frequency                               |
| $T_s = 1/f_s$                                                                                                                | Sampling period                                   |
| $T_{c}$                                                                                                                      | Computational time delay                          |
| $T_s = 1/f_s$ $T_c$ $T_d = T_c + 0.5T_s$                                                                                     | Total time delay                                  |
| K                                                                                                                            | Space-vector scaling constant                     |
| M                                                                                                                            | Number of phases                                  |
| N                                                                                                                            | Number of submodules per arm                      |
| C                                                                                                                            | Submodule capacitance                             |
| $C_{\rm d}$                                                                                                                  | Installed de-bus capacitance                      |
| $C_{\rm d} \\ C_{\rm d}' = C_{\rm d} + 2MC/N$                                                                                | Effective dc-bus capacitance                      |
| L                                                                                                                            | Arm inductance                                    |
| R                                                                                                                            | Parasitic arm resistance                          |
| $R_{\parallel}$                                                                                                              | Insertion resistance                              |
| $\widehat{V}_{\kappa}$                                                                                                       | Peak value, fundamental component of $v_s$        |
| $\hat{I}_{s}$                                                                                                                | Peak value, fundamental component of $i_s$        |
| $\begin{array}{c} R_1 \\ \widehat{V}_8 \\ \widehat{I}_s \\ \widehat{V}_{\text{max}} \\ \widehat{I}_{\text{max}} \end{array}$ | Maximum allowed $\hat{V}_{\mathrm{s}}$            |
| $\hat{I}_{\text{max}}$                                                                                                       | Maximum allowed $\hat{I}_s$                       |
| $\varphi$                                                                                                                    | Phase angle (lagging) of current relative voltage |
| $arphi_h$                                                                                                                    | Phase angle of order-h symmetric component        |
| $\delta_{\rm a}$                                                                                                             | AC-bus-voltage phase angle                        |
| $\delta_{ m g}$                                                                                                              | Grid-voltage phase angle                          |
| $\theta_1^{\circ}$                                                                                                           | Voltage-reference phase shift                     |
| $\omega_{c}$                                                                                                                 | Carrier angular frequency                         |
| $\theta_c$                                                                                                                   | Carrier phase shift                               |
| $m_{\Gamma}$                                                                                                                 | Frequency ratio                                   |
| $m_{_{0}}$                                                                                                                   | Modulation index                                  |
| $C_{h}$                                                                                                                      | Complex Fourier series coefficient                |
| $C_{mn}$                                                                                                                     | Double complex Fourier series coefficient         |
| $J_n$                                                                                                                        | Bessel function of order n                        |
| L"                                                                                                                           | Sorted list of submodules                         |
| Re                                                                                                                           | Real part                                         |
| Im                                                                                                                           | Imaginary part                                    |
| sat                                                                                                                          | Saturation function                               |
| satv                                                                                                                         | Vectorial saturation function                     |
|                                                                                                                              |                                                   |

Table 4 Controller parameters and transfer functions.

| $\alpha_{\rm b}$        | PLL low-pass-filter bandwidth                           |
|-------------------------|---------------------------------------------------------|
| $\alpha_c$              | Output-current control-loop bandwidth                   |
| $\alpha_{\rm d}$        | DC-bus-voltage control-loop bandwidth                   |
| $\alpha_{r}$            | Voltage-feedforward-filter bandwidth                    |
| $\alpha_h$              | R-part bandwidth                                        |
| $\alpha_{id}$           | DC-bus-voltage integrator bandwidth                     |
| $\alpha_{ip}$           | PLL integrator bandwidth                                |
| $\alpha_1$              | Power-synchronization control low-pass-filter bandwidth |
| $\alpha_{\rm p}$        | PLL bandwidth                                           |
| $\alpha_s$              | Power-synchronization control-loop bandwidth            |
| $K_h$                   | R-part gain                                             |
| $K_{i}$                 | I-part gain                                             |
| $K_{\mathfrak{p}}$      | P-part gain                                             |
| $K_s$                   | Power-synchronization-control gain                      |
| $K_{v}$                 | Voltage droop gain                                      |
| $R_{\rm a}$             | "Active resistance" for circulating-current control     |
| $R_s$                   | "Active resistance" for power-synchronization control   |
| $\phi_h$                | Compensation angle for resonant filter                  |
| $F_h$                   | R part                                                  |
| $G_{c}$                 | Closed-loop system                                      |
| $G_k$                   | Open-loop system                                        |
| $\hat{H_{\mu}}$         | Resonant filter                                         |
| $H_{\mathfrak{p}}^{''}$ | PLL low-pass filter                                     |

xxiii Nomenclature

### Table 5 Acronyms A-G.

Silver Ag

Arm-Level Averaged ALA

Arm-Level Averaged with Blocking capabilities ALA-BLK

Al Aluminum

AIN Aluminum Nitride

Aluminum Silicon Carbide AlSiC

Alternative Phase Opposite Disposition APOD

APS Auxiliary Power Supply

Auxiliary Resonant-Commutated Pole ARCP ATB Average-voltage Tolerance Band BCA Bilateral Connection Agreement **BFOM** Baliga's Figure Of Merit BIT Bipolar Junction Transistor

BLK Blocking

BPF Band-Pass Filter

Capacitor-Commutated Converter CCC

CCU Central Control Unit

CTB Cell-voltage Tolerance Band

CTBoptimized optimized Cell-voltage Tolerance Band Coefficient of Thermal Expansion CTE CUSC Connection and Use of System Code

D Derivative

DBC Direct-Bonded Copper DBS Dynamic Braking System DCB DC Circuit Breaker Distributed Control Unit DCU

Decoupled Double Synchronous Reference Frame **DDSRF** 

DECC Department of Energy & Climate Change

DFT Discrete Fourier Transform Dynamic Performance Study DPS DPWM Digital Pulse-Width Modulation

Double Second-Order Generalized Integrator DSOGI

Digital Signal Processor DSP DTC Direct Torque Control EMC Electromagnetic Compatibility

EMF Electromotive Force EMI Electromagnetic Interference

ENTSO-E European Network of Transmission System Operators for Electricity

EOA Emergency Overnight Accommodation

ESL. Equivalent Series inductance ESR Equivalent Series Resistance

FACTS Flexible Alternating-Current Transmission System

FAT Factory Acceptance Test FEED Front-End Engineering Design

FB Full Bridge FIT Failures In Time

**FPGA** Field-Programmable Gate Array

**FPNSC** Flexible Positive/Negative-Sequence Control

FRT Fault Ride Through

GC Grid Code GDU Gate-Drive Unit

**GPS** Global Positioning System

GTO Gate Turn-Off xxiv Nomenclature

# Table 6 Acronyms H-R.

HB Half Bridge

HMI Human—Machine Interface HVDC High-Voltage Direct Current

HW Hardware I Integral

IEA International Energy Agency

IEC International Electrotechnical Commission

IGBT Insulated-Gate Bipolar Transistor
IGCT Integrated Gate-Commutated Thyristor

ISOP Input-Series Output-Parallel
IPT Instantaneous Power Theory
JFET Junction Field-Effect Transistor
LCC Line-Commutated Converter

LLA Leg-Level Averaged LPF Low-Pass Filter

LVRT Low-Voltage Ride Through MMC Modular Multilevel Converter

Mo Molybdenum

MOSFET Metal-Oxide-Semiconductor Field-Effect Transistor

MOV Metal-Oxide Varistor
MSI Mixed-Sequence Injection
NLC Nearest-Level Control

NSCOGI North Sea Countries Offshore Grid Initiative

NSI Negative-Sequence Injection
OEM Original Equipment Manufacturer
OfGEM Office of Gas and Electricity Markets

OFTO Offshore Transmission Owner

PA PolyAmide

PBT PolyButylene Terephthalate PCC Point of Common Coupling

PD Phase Disposition

PEEC Partial-Element Equivalent Circuit
PET PolyEthylene Terephthalate
PFC Power-Flow Controller
PI Proportional—Integral

PID Proportional—Integral—Derivative

PLL Phase-Locked Loop

PNSE Positive/Negative Sequence Extraction

PNSRG Positive/Negative Sequence Reference Generator

POD Phase Opposite Disposition

PPA PolyPhthalAmide
PPS PolyPhenylene Sulphide

P Proportional

PR Proportional—Resonant
PSC Phase-Shifted Carrier
PSI Positive-Sequence Injection
PWM Pulse-Width Modulation
QSG Quadrature Signal Generation

R Resonant

RES Renewable Energy Source RTS Real-Time Simulator Nomenclature xxv

# Table 7 Acronyms S—Z.

| -       |                                     |
|---------|-------------------------------------|
| SAT     | Site Acceptance Test                |
| SC      | Short Circuit                       |
| SCFM    | Short-Circuit Failure Mode          |
| SCR     | Short-Circuit Ratio                 |
| Si      | Silicon                             |
| SiC     | Silicon Carbide                     |
| SLA     | Submodule-Level Averaged            |
| SLS     | Submodule-Level Switched            |
| SM      | Submodule                           |
| SOA     | Safe Operating Area                 |
| SOGI    | Second-Order Generalized Integrator |
| SSOA    | Safe Switching Operator Area        |
| STATCOM | Static synchronous Compensator      |
| SVC     | Static VAr Compensator              |
| TC      | Thermal Conductivity                |
| THD     | Total Harmonic Distortion           |
| TIB     | Tapped-Inductor Buck                |
| TSO     | Transmission System Operator        |
| UPS     | Uninterruptible Power Supply        |
| VMM     | Voltage-Margin Method               |
| VSC     | Voltage-Source Converter            |
| VT      | Voltage Transformer                 |
| WPP     | Wind-Power Plant                    |
| WT      | Wavelet Transform                   |
| WTHD    | Weighted Total Harmonic Distortion  |
| XLPE    | eXtruded cross-bound PolyEthylene   |
| ZVS     | Zero-Voltage Switching              |

# Contents

| Prefa            | ce        |                                                                                          | xii      |  |
|------------------|-----------|------------------------------------------------------------------------------------------|----------|--|
| Ackn             | owledgem  | ents                                                                                     | XV       |  |
| Abou             | t the Com | panion Website                                                                           | xvi      |  |
| Nome             | enclature |                                                                                          | xix      |  |
| Intro            | duction   |                                                                                          | 1        |  |
| 1                | Introdu   | action to Modular Multilevel Converters                                                  | 7        |  |
| 1.1              | Introduc  | ction                                                                                    | 7        |  |
| 1.2              | The Tw    | o-Level Voltage Source Converter                                                         | S        |  |
|                  | 1.2.1     | Topology and Basic Function                                                              | S        |  |
|                  | 1.2.2     | Steady-State Operation                                                                   | 12       |  |
| 1.3              | Benefits  | s of Multilevel Converters                                                               | 15       |  |
| 1.4              | Early N   | Iultilevel Converters                                                                    | 17       |  |
|                  | 1.4.1     |                                                                                          | 17       |  |
|                  |           | Flying Capacitor Converters                                                              | 20       |  |
| 1.5              |           | ed Multilevel Converters                                                                 | 23       |  |
|                  | 1.5.1     |                                                                                          | 23       |  |
|                  | 1.5.2     | , ,                                                                                      | 28       |  |
|                  | 1.5.3     |                                                                                          | 43       |  |
| 1.6              | Summa     |                                                                                          | 57       |  |
|                  | Referen   | ices                                                                                     | 58       |  |
| 2                | Main-C    | Circuit Design                                                                           | 60       |  |
| 2.1 Introduction |           | ction                                                                                    | 60       |  |
| 2.2              | Properti  | ies and Design Choices of Power Semiconductor Devices for                                |          |  |
|                  | High-Po   | High-Power Applications                                                                  |          |  |
|                  | 2.2.1     | Historical Overview of the Development Toward Modern Power                               | 61       |  |
|                  | 222       | Semiconductors                                                                           |          |  |
|                  | 2.2.2     | Basic Conduction Properties of Power Semiconductor Devices<br>P–N Junctions for Blocking | 64<br>65 |  |
|                  | 2.2.3     |                                                                                          | 67       |  |
|                  | 2.2.4     | Conduction Properties and the Need for Carrier Injection<br>Switching Properties         |          |  |
|                  | 2.2.5     |                                                                                          | 72<br>73 |  |
|                  | 2.2.0     | Packaging                                                                                | 13       |  |

vi

|      | 2.2.7   | Reliability of Power Semiconductor Devices         | 80  |
|------|---------|----------------------------------------------------|-----|
|      | 2.2.8   | Silicon Carbide Power Devices                      | 84  |
| 2.3  | Mediu   | m-Voltage Capacitors for Submodules                | 92  |
|      | 2.3.1   | Design and Fabrication                             | 93  |
|      | 2.3.2   | Self-Healing and Reliability                       | 95  |
| 2.4  | Arm I   | nductors                                           | 96  |
| 2.5  | Submo   | odule Configurations                               | 98  |
|      | 2.5.1   | Existing Half-Bridge Submodule Realizations        | 99  |
|      | 2.5.2   | Clamped Single-Submodule                           | 104 |
|      | 2.5.3   | Clamped Double-Submodule                           | 105 |
|      | 2.5.4   | Unipolar-Voltage Full-Bridge Submodule             | 106 |
|      | 2.5.5   | Five-Level Cross-Connected Submodule               | 107 |
|      | 2.5.6   | Three-Level Cross-Connected Submodule              | 107 |
|      | 2.5.7   | Double Submodule                                   | 108 |
|      | 2.5.8   | Semi-Full-Bridge Submodule                         | 109 |
|      | 2.5.9   | Soft-Switching Submodules                          | 110 |
| 2.6  | Choice  | e of Main-Circuit Parameters                       | 112 |
|      | 2.6.1   | Main Input Data                                    | 112 |
|      | 2.6.2   | Choice of Power Semiconductor Devices              | 114 |
|      | 2.6.3   | Choice of the Number of Submodules                 | 115 |
|      | 2.6.4   | Choice of Submodule Capacitance                    | 117 |
|      | 2.6.5   | Choice of Arm Inductance                           | 117 |
| 2.7  |         | ng of Redundant and Faulty Submodules              | 118 |
|      | 2.7.1   | Method 1                                           | 118 |
|      | 2.7.2   | Method 2                                           | 119 |
|      | 2.7.3   | Comparison of Method 1 and Method 2                | 120 |
|      | 2.7.4   | Handling of Redundancy Using IGBT Stacks           | 121 |
| 2.8  | Auxilia | ary Power Supplies for Submodules                  | 121 |
|      | 2.8.1   | Using the Submodule Capacitor as Power Source      | 121 |
|      | 2.8.2   | Power Supplies with High-Voltage Inputs            | 123 |
|      | 2.8.3   | The Tapped-Inductor Buck Converter                 | 125 |
| 2.9  |         | Jp Procedures                                      | 126 |
| 2.10 | Summ    | -                                                  | 126 |
|      | Refere  | nces                                               | 127 |
| 3    |         | nics and Control                                   | 133 |
| 3.1  | Introdu | action                                             | 133 |
| 3.2  | Fundar  | mentals                                            | 134 |
|      | 3.2.1   | Arms                                               | 135 |
|      | 3.2.2   | Submodules                                         | 135 |
|      | 3.2.3   | AC Bus                                             | 136 |
|      | 3.2.4   | DC Bus                                             | 136 |
|      | 3.2.5   | Currents                                           | 136 |
| 3.3  |         | ter Operating Principle and Averaged Dynamic Model | 137 |
|      | 3.3.1   | Dynamic Relations for the Currents                 | 137 |
|      | 3.3.2   | Selection of the Mean Sum Capacitor Voltages       | 137 |
|      | 3.3.3   | Averaging Principle                                | 138 |

Contents

|      | 3.3.4   | Ideal Selection of the Insertion Indices                 | 140 |
|------|---------|----------------------------------------------------------|-----|
|      | 3.3.5   | Sum-Capacitor-Voltage Ripples                            | 14  |
|      | 3.3.6   | Maximum Output Voltage                                   | 14  |
|      | 3.3.7   | DC-Bus Dynamics                                          | 140 |
|      | 3.3.8   | Time Delays                                              | 148 |
| 3.4  |         | ase Output-Current Control                               | 148 |
|      | 3.4.1   | Tracking of a Sinusoidal Reference Using a PI Controller | 149 |
|      | 3.4.2   | Resonant Filters and Generalized Integrators             | 150 |
|      | 3.4.3   | Tracking of a Sinusoidal Reference Using a PR Controller | 152 |
|      | 3.4.4   | Parameter Selection for a PR Current Controller          | 153 |
|      | 3.4.5   | Output-Current Controller Design                         | 151 |
| 3.5  |         | alancing (Internal) Control                              | 16  |
|      | 3.5.1   | Circulating-Current Control                              | 163 |
|      | 3.5.2   | Direct Voltage Control                                   | 163 |
|      | 3.5.3   | Closed-Loop Voltage Control                              | 166 |
|      | 3.5.4   | Open-Loop Voltage Control                                | 168 |
|      | 3.5.5   | Hybrid Voltage Control                                   | 172 |
| 3.6  | Three-  | Phase Systems                                            | 175 |
|      | 3.6.1   | Balanced Three-Phase Systems                             | 175 |
|      | 3.6.2   | Imbalanced Three-Phase Systems                           | 175 |
|      | 3.6.3   | Instantaneous Active Power                               | 176 |
|      | 3.6.4   | Wye $(Y)$ and Delta $(\Delta)$ Connections               | 177 |
|      | 3.6.5   | Harmonics                                                | 177 |
|      | 3.6.6   | Space Vectors                                            | 178 |
|      | 3.6.7   | Instantaneous Power                                      | 182 |
|      | 3.6.8   | Selection of the Space-Vector Scaling Constant           | 184 |
| 3.7  | Vector  | Output-Current Control                                   | 184 |
|      | 3.7.1   | PR (PI) Controller                                       | 186 |
|      | 3.7.2   | Reference-Vector Saturation                              | 188 |
|      | 3.7.3   | Transformations                                          | 188 |
|      | 3.7.4   | Zero-Sequence Injection                                  | 190 |
| 3.8  | Higher- | -Level Control                                           | 192 |
|      | 3.8.1   | Phase-Locked Loop                                        | 193 |
|      | 3.8.2   | Open-Loop Active- and Reactive-Power Control             | 197 |
|      | 3.8.3   | DC-Bus-Voltage Control                                   | 198 |
|      | 3.8.4   | Power-Synchronization Control                            | 200 |
| 3.9  | Control | Architectures                                            | 207 |
|      | 3.9.1   | Communication Network                                    | 209 |
|      | 3.9.2   | Fault-Tolerant Communication Networks                    | 211 |
| 3.10 | Summa   | ry                                                       | 212 |
|      | Referer | nces                                                     | 212 |
| 4    | Contro  | l under Unbalanced Grid Conditions                       | 214 |
| 4.1  | Introdu |                                                          | 214 |
| 4.2  |         | equirements                                              | 214 |
| 4.3  |         | mings of Conventional Vector Control                     | 215 |
|      | 4.3.1   | PLL with Notch Filter                                    | 216 |

viii Contents

| 4.4 | Positive/Negative-Sequence Extraction                            | 219 |
|-----|------------------------------------------------------------------|-----|
|     | 4.4.1 DDSRF-PNSE                                                 | 219 |
|     | 4.4.2 DSOGI-PNSE                                                 | 221 |
| 4.5 | Injection Reference Strategy                                     | 223 |
|     | 4.5.1 PSI with PSI-LVRT Compliance                               | 225 |
|     | 4.5.2 MSI-LVRT Mixed Positive- and Negative-Sequence Injection   |     |
|     | with both PSI-LVRT and NSI-LVRT Compliance                       | 226 |
| 4.6 | Component-Based Vector Output-Current Control                    | 226 |
|     | 4.6.1 DDSRF-PNSE-Based Control                                   | 226 |
|     | 4.6.2 DSOGI-PNSE-Based Control                                   | 227 |
| 4.7 | Summary                                                          | 228 |
|     | References                                                       | 231 |
| 5   | Modulation and Submodule Energy Balancing                        | 232 |
| 5.1 | Introduction                                                     | 232 |
| 5.2 | Fundamentals of Pulse-Width Modulation                           | 233 |
|     | 5.2.1 Basic Concepts                                             | 233 |
|     | 5.2.2 Performance of Modulation Methods                          | 234 |
|     | 5.2.3 Reference Third-Harmonic Injection in Three-Phase Systems  | 235 |
| 5.3 | Carrier-Based Modulation Methods                                 | 236 |
|     | 5.3.1 Two-Level Carrier-Based Modulation                         | 236 |
|     | 5.3.2 Analysis by Fourier Series Expansion                       | 237 |
|     | 5.3.3 Polyphase Systems                                          | 242 |
| 5.4 | Multilevel Carrier-Based Modulation                              | 243 |
|     | 5.4.1 Phase-Shifted Carriers                                     | 243 |
|     | 5.4.2 Level-Shifted Carriers                                     | 250 |
| 5.5 | Nearest-Level Control                                            | 252 |
| 5.6 | Submodule Energy Balancing Methods                               | 256 |
|     | 5.6.1 Submodule Sorting                                          | 256 |
|     | 5.6.2 Predictive Sorting                                         | 259 |
|     | 5.6.3 Tolerance Band Methods                                     | 263 |
|     | 5.6.4 Individual Submodule-Capacitor-Voltage Control             | 269 |
| 5.7 | Summary                                                          | 270 |
|     | References                                                       | 271 |
| 6   | Modeling and Simulation                                          | 272 |
| 6.1 | Introduction                                                     | 272 |
| 6.2 | Leg-Level Averaged (LLA) Model                                   | 274 |
| 6.3 | Arm-Level Averaged (ALA) Model                                   | 275 |
|     | 6.3.1 Arm-Level Averaged Model with Blocking Capability (ALA-BLI |     |
| 6.4 | Submodule-Level Averaged (SLA) Model                             | 278 |
| 3.0 | 6.4.1 Vectorized Simulation Models                               | 279 |
| 6.5 | Submodule-Level Switched (SLS) Model                             | 280 |
| 2.2 | 6.5.1 Multiple Phase-Shifted Carrier (PSC) Simulation            | 281 |
| 6.6 | Summary                                                          | 281 |
|     | References                                                       | 282 |