# Parallel Computing on Heterogeneous Networks Alexey L. Lastovetsky # PARALLEL COMPUTING ON HETEROGENEOUS NETWORKS **Alexey Lastovetsky** University College, Dublin, Ireland A JOHN WILEY & SONS, INC., PUBLICATION Copyright © 2003 by John Wiley & Sons, Inc. All rights reserved. Published by John Wiley & Sons, Inc., Hoboken, New Jersey. Published simultaneously in Canada. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electronic, mechanical, photocopying, recording, scanning, or otherwise, except as permitted under Section 107 or 108 of the 1976 United States Copyright Act, without either the prior written permission of the Publisher, or authorization through payment of the appropriate per-copy fee to the Copyright Clearance Center, Inc., 222 Rosewood Drive, Danvers, MA 01923, 978-750-8400, fax 978-750-4470, or on the web at www.copyright.com. Requests to the Publisher for permission should be addressed to the Permissions Department, John Wiley & Sons, Inc., 111 River Street, Hoboken, NJ 07030, (201) 748-6011, fax (201) 748-6008, e-mail: permreq@wiley.com. Limit of Liability/Disclaimer of Warranty: While the publisher and author have used their best efforts in preparing this book, they make no representations or warranties with respect to the accuracy or completeness of the contents of this book and specifically disclaim any implied warranties of merchantability or fitness for a particular purpose. No warranty may be created or extended by sales representatives or written sales materials. The advice and strategies contained herein may not be suitable for your situation. You should consult with a professional where appropriate. Neither the publisher nor author shall be liable for any loss of profit or any other commercial damages, including but not limited to special, incidental, consequential, or other damages. For general information on our other products and services please contact our Customer Care Department within the U.S. at 877-762-2974, outside the U.S. at 317-572-3993 or fax 317-572-4002. Wiley also publishes its books in a variety of electronic formats. Some content that appears in print, however, may not be available in electronic format. ### Library of Congress Cataloging-in-Publication Data: ISBN: 0-471-22982-2 Printed in the United States of America. 10 9 8 7 6 5 4 3 2 1 # PARALLEL COMPUTING ON HETEROGENEOUS NETWORKS # WILEY SERIES ON PARALLEL AND DISTRIBUTED COMPUTING Editor: Albert Y. Zomaya A complete list of titles in this series appears at the end of this volume. 此为试读,需要完整PDF请访问: www.ertongbook.com To my wife Gulnara, my daughters Olga and Oksana, and my parents Leonid and Lyudmila. ## ACKNOWLEDGMENTS I would like to express my deep appreciation to my colleagues and friends Alexey Kalinov, Ilya Ledovskih, Dmitry Arapov, and Mikhail Posypkin for the happy days when we were working together on the mpC programming language. Their skills, devotion, and creativity created the basis for its successful implementation. I am very grateful to Victor Ivannikov for his persistent support of both the mpC project and myself in good and bad times. I am also very grateful to Ted Lewis without whose support and contribution the mpC project would not be possible at all. My special thanks are to Hesham El-Rewini and Albert Zomaya for their positive and encouraging attitude to the idea of this book. I also wish to thank Ravi Reddi for his comments and valuable contribution in the material presented in Sections 8.2, 9.1.1.3, and 9.1.1.4. # CONTENTS | Acknowledgments Introduction | | xiii<br>1 | |------------------------------|---------------------------------------------------------------------------|-----------| | PART I | EVOLUTION OF PARALLEL COMPUTING | 9 | | 1. Seria | l Scalar Processor | 11 | | 1.1.<br>1.2. | Serial Scalar Processor and Programming Model<br>Basic Program Properties | 11<br>11 | | 2. Vecto | or and Superscalar Processors | 15 | | 2.1. | Vector Processor | 15 | | 2.2 | Superscalar Processor | 18 | | 2.3. | 8 | 21 | | 2.4. | | 22 | | 2.5. | Array Libraries | 33 | | | 2.5.1. Level 1 BLAS | 34 | | | 2.5.2. Level 2 BLAS | 35 | | | <ul><li>2.5.3. Level 3 BLAS</li><li>2.5.4. Sparse BLAS</li></ul> | 40<br>43 | | 2.6 | | | | 2.6. | Parallel Languages | 44 | | | 2.6.1. Fortran 90 | 45 | | | 2.6.2. The C[] Language | 50 | | 2.7. | Memory Hierarchy and Parallel Programming Tools | 59 | | 2.8. | Summary | 63 | | 3. Share | ed Memory Multiprocessors | 65 | | 3.1. | Shared Memory Multiprocessor Architecture and | | | | Programming Models | 65 | | 3.2. | Optimizing Compilers | 67 | | 3.3. | Thread Libraries | 68 | | | 3.3.1. Operations on Threads | 69 | | | 3.3.2. Operations on Mutexes | 71 | | | | vii | | viii CONTEN | TS | |-------------|----| |-------------|----| | | | 3.3.4. Ex | perations on Condition Variables cample of MT Application: Multithreaded pt Product | 73<br>75 | |----------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------| | | 3.4. | Parallel La | tan na matamatan na n | 73<br>78 | | | J.T. | 3.4.1. Fo | | 78 | | | | | penMP | 80 | | | 3.5. | Summary | Cilivii | 94 | | 4. | Distri | ibuted Memo | ory Multiprocessors | 95 | | | 4.1. | | Memory Multiprocessor Architecture: | | | | | | ng Model and Performance Models | 95 | | | 4.2. | | assing Libraries | 103 | | | | | sic MPI Programming Model | 104 | | | | | oups and Communicators | 106 | | | | | int-to-Point Communication | 111 | | | | | ollective Communication evironmental Management | 120<br>127 | | | | | cample of an MPI Application: Parallel | 127 | | | | | atrix-Matrix Multiplication | 127 | | | 4.3. | Parallel La | - | 130 | | | 4.4. | Summary | iguages | 138 | | | | | | | | 5. | | orks of Com<br>camming Cha | puters: Architecture and<br>illenges | 141 | | 5. | | amming Cha | | <b>141</b><br>142 | | 5. | Progr | ramming Cha<br>Processors | llenges<br>Heterogeneity | | | 5. | Progr | Processors 5.1.1. Di | illenges | 142 | | 5. | Progr | Processors 5.1.1. Di 5.1.2. He | Heterogeneity fferent Processor Speeds | 142<br>142 | | 5. | <b>Progr</b> 5.1. | Processors 5.1.1. Di 5.1.2. He Ad Hoc Co | Heterogeneity fferent Processor Speeds eterogeneity of Machine Arithmetic | 142<br>142<br>146 | | 5. | <ul><li>Progr</li><li>5.1.</li><li>5.2.</li></ul> | Processors 5.1.1. Di 5.1.2. He Ad Hoc Co Multiple-U | Heterogeneity fferent Processor Speeds eterogeneity of Machine Arithmetic ommunication Network | 142<br>142<br>146<br>147 | | 5. | <ul><li>Progr</li><li>5.1.</li><li>5.2.</li></ul> | Processors 5.1.1. Di 5.1.2. He Ad Hoc Co Multiple-U 5.3.1. Ur | Heterogeneity fferent Processor Speeds eterogeneity of Machine Arithmetic ommunication Network ser Decentralized Computer System | 142<br>142<br>146<br>147<br>150 | | 5. | <ul><li>Progr</li><li>5.1.</li><li>5.2.</li></ul> | Processors 5.1.1. Di 5.1.2. He Ad Hoc Co Multiple-U 5.3.1. Ur | Heterogeneity fferent Processor Speeds eterogeneity of Machine Arithmetic emmunication Network ser Decentralized Computer System estable Performance Characteristics | 142<br>142<br>146<br>147<br>150 | | 5. | 5.1.<br>5.2.<br>5.3. | Processors 5.1.1. Di 5.1.2. He Ad Hoc Co Multiple-U 5.3.1. Ur 5.3.2 Hi | Heterogeneity fferent Processor Speeds eterogeneity of Machine Arithmetic emmunication Network ser Decentralized Computer System estable Performance Characteristics | 142<br>146<br>147<br>150<br>150 | | PA | 5.1. 5.2. 5.3. 5.4. | Processors 5.1.1. Di 5.1.2. He Ad Hoc Co Multiple-U 5.3.1. Ur 5.3.2 Hi Summary | Heterogeneity fferent Processor Speeds eterogeneity of Machine Arithmetic emmunication Network ser Decentralized Computer System estable Performance Characteristics | 142<br>146<br>147<br>150<br>150 | | PA<br>CO | 5.1. 5.2. 5.3. 5.4. RT II | Processors 5.1.1. Di 5.1.2. He Ad Hoc Co Multiple-U 5.3.1. Ur 5.3.2 Hi Summary PARALL TERS WITH | Heterogeneity fferent Processor Speeds eterogeneity of Machine Arithmetic emmunication Network ser Decentralized Computer System estable Performance Characteristics gh Probability of Resource Failures EL PROGRAMMING FOR NETWORKS OF I MPC AND HMPI | 142<br>142<br>146<br>147<br>150<br>150<br>154 | | PA<br>CO | 5.1. 5.2. 5.3. 5.4. RT II | Processors 5.1.1. Di 5.1.2. He Ad Hoc Co Multiple-U 5.3.1. Ur 5.3.2 Hi Summary PARALL TERS WITH | Heterogeneity fferent Processor Speeds eterogeneity of Machine Arithmetic mmunication Network ser Decentralized Computer System estable Performance Characteristics gh Probability of Resource Failures EL PROGRAMMING FOR NETWORKS OF I MPC AND HMPI pC | 142<br>142<br>146<br>147<br>150<br>150<br>150<br>154<br><b>157</b> | | PA<br>CO | 5.1. 5.2. 5.3. 5.4. RT II MPU' Introd 6.1. | Processors 5.1.1. Di 5.1.2. He Ad Hoc Co Multiple-U 5.3.1. Ur 5.3.2 Hi Summary PARALL TERS WITH duction to m First mpC I | Heterogeneity fferent Processor Speeds eterogeneity of Machine Arithmetic mmunication Network ser Decentralized Computer System estable Performance Characteristics gh Probability of Resource Failures EL PROGRAMMING FOR NETWORKS OF I MPC AND HMPI pC | 142<br>142<br>146<br>147<br>150<br>150<br>154<br><b>157</b><br><b>159</b> | | PA<br>CO | 5.1. 5.2. 5.3. 5.4. RT II MPU' Introd 6.1. 6.2. | Processors 5.1.1. Di 5.1.2. He Ad Hoc Co Multiple-U 5.3.1. Ur 5.3.2 Hi Summary PARALL TERS WITH luction to m First mpC I Networks | Heterogeneity fferent Processor Speeds eterogeneity of Machine Arithmetic formmunication Network for Decentralized Computer System firstable Performance Characteristics figh Probability of Resource Failures EL PROGRAMMING FOR NETWORKS OF I MPC AND HMPI PC Programs | 142<br>142<br>146<br>147<br>150<br>150<br>154<br><b>157</b><br><b>159</b><br>159 | | PA<br>CO | 5.1. 5.2. 5.3. 5.4. RT II MPU' Introd 6.1. | Processors 5.1.1. Di 5.1.2. He Ad Hoc Co Multiple-U 5.3.1. Ur 5.3.2 Hi Summary PARALL TERS WITH duction to m First mpC I | Heterogeneity fferent Processor Speeds eterogeneity of Machine Arithmetic formmunication Network for Decentralized Computer System firstable Performance Characteristics figh Probability of Resource Failures EL PROGRAMMING FOR NETWORKS OF IMPC AND HMPI PC Programs | 142<br>142<br>146<br>147<br>150<br>150<br>154<br><b>157</b><br><b>159</b> | | | | CONTENTS | s IX | | |------|---------------------------------------------------------------------|-----------------------------------------------------|--------------|--| | | 6.5. | Synchronization of Processes | 178 | | | | 6.6. | Network Functions | | | | | 6.7. | Subnetworks | 182<br>186 | | | | 6.8. | A Simple Heterogeneous Algorithm Solving an | | | | | | 190 | | | | | Irregular Problem 6.9. The RECON Statement: A Language Construct to | | | | | | | Control the Accuracy of the Underlying Model of | | | | | | Computer Network | 196 | | | | 6.10. | .10. A Simple Heterogeneous Algorithm Solving a | | | | | Regular Problem | | 199 | | | | 6.11. | Principles of Implementation | 206 | | | | | 6.11.1. Model of a Target Message-Passing Program | 207 | | | | | 6.11.2. Mapping of the Parallel Algorithm to the | 104 104 1041 | | | | | Processors of a Heterogeneous Network | 209 | | | | 6.12. | Summary | 211 | | | 7. | Adva | nced Heterogeneous Parallel Programming in mpC | 215 | | | | 7.1. | Interprocess Communication | 215 | | | | 7.2. | Communication Patterns | 233 | | | | 7.3. | Algorithmic Patterns | 241 | | | | 7.4. | Underlying Models and the Mapping Algorithm | 244 | | | | | 7.4.1 Model of a Heterogeneous Network of Computers | | | | | | 7.4.2 The Mapping Algorithm | 247 | | | | 7.5. | Summary | 253 | | | 8. | Towa | rd a Message-Passing Library for Heterogeneous | | | | 75.7 | | orks of Computers | 255 | | | | 8.1. | MPI and Heterogeneous Networks of Computers | 255 | | | | 8.2. | HMPI: Heterogeneous MPI | 257 | | | | 8.3. | Summary | 261 | | | D A | RT III | APPLICATIONS OF HETEROGENEOUS | | | | | | LEL COMPUTING | 263 | | | | | | | | | 9. | Scien | tific Applications | 265 | | | | 9.1. | Linear Algebra | 265 | | | | | 9.1.1. Matrix Multiplication | 265 | | | | | 9.1.2. Matrix Factorization | 288 | | | | | 9.1.3. Heterogeneous Distribution of Data and | | | | | | Heterogeneous Distribution of Processes | 205 | | | | 0.0 | Compared | 295 | | | | 9.2. | N-Body Problem | 298 | | ## X CONTENTS | | 9.3. | 2.3. Numerical Integration | | | |-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--| | | | 9.3.1. Basic Quadrature Rules | 301 | | | | | 9.3.2. Adaptive Quadrature Routines | 304 | | | | | 9.3.3. The quanc8 Adaptive Quadrature Routine | 307 | | | | | 9.3.4. Parallel Adaptive Quadrature Routine for | | | | | | Heterogeneous Clusters | 313 | | | | 9.4. | Simulation of Oil Extraction | 323 | | | | 9.5. | Summary | 328 | | | 10. | Busin | ness and Software Engineering Applications | 331 | | | | 10.1. | Acceleration of Distributed Applications | 331 | | | | | 10.1.1. Introduction | 331 | | | | | <ul><li>10.1.2. Distributed Application of a "Supermarket Chain"</li><li>10.1.3. Parallel Implementation of the Remote</li></ul> | 332 | | | | | Operation getDistribution | 334 | | | | | 10.1.4. Experimental Results | 337 | | | | 10.2. | Parallel Testing of Distributed Software | 338 | | | | | 10.2.1. Motivation | 338 | | | | | 10.2.2. Parallel Execution of the Orbix Test Suite on a | | | | | | Cluster of Multiprocessor Workstations | 339 | | | | | 10.2.3. Experimental Results | 350 | | | | 10.3. | Summary | 350 | | | AP | PEND | DIXES | 353 | | | Ap | pendix | A. The mpC N-Body Application | 353 | | | | A.1. | Source Code | 353 | | | | A.2. | User's Guide | 368 | | | Ap | pendix | x B. The Block Cyclic Matrix Multiplication | | | | • | | Routine for Heterogeneous Platforms | 371 | | | | B.1. | Source Code | 371 | | | | B.2. | Control Contro | 383 | | | Ap | pendix | C. The Parallel Adaptive Quadrature Routine | 385 | | | | C.1. | Source Code | 385 | | | | C.2. | User's Guide | 395 | | | Apj | pendix | a D. The mpC User's Guide | 397 | | | | D.1. | Definition of Terms | 397 | | | | D.2. | Outline of the mpC Programming Environment | 397 | | | | D.3. | Supported Systems | 398 | | | | | CONTENTS | xi | |-----------|----------------------------------|----------|-----| | D.4. | The mpC Compiler | | 399 | | | D.4.1. Options | | 399 | | | D.4.2. Pragmas | | 401 | | D.5. | How to Start Up | | 401 | | D.6. | Virtual Parallel Machine | | 402 | | | D.6.1. VPM Description File | | 403 | | D.7. | Environmental Variables | | 404 | | | D.7.1. WHICHMPI | | 404 | | | D.7.2. MPIDIR | | 404 | | | D.7.3. MPCHOME | | 404 | | | D.7.4. MPCLOAD | | 405 | | | D.7.5. MPCTOPO | | 405 | | D.8. | How to Run mpC Applications | | 405 | | | D.8.1. mpccreate | | 406 | | | D.8.2. mpcopen | | 406 | | | D.8.3. mpcbcast | | 407 | | | D.8.4. mpcload | | 407 | | | D.8.5. mpcrun | | 408 | | | D.8.6. mpctouch | | 408 | | | D.8.7. mpcclose | | 408 | | | D.8.8. mpcclean | | 408 | | | D.8.9. mpcmach | | 408 | | | D.8.10. mpcdel | | 409 | | D.9. | How to Debug mpC Applications | | 409 | | D.10. | 1 | | 409 | | | D.10.1. A Simple Session | | 409 | | | D.10.2. More Complicated Session | | 412 | | Bibliogra | phy | | 415 | | Index | | | 417 | # Introduction The current situation with parallel programming resembles computer programming before the appearance of personal computers. Computing was concentrated in special computer centers, and computer programs were written by nerds. Soon after PCs appeared, computer programming became available to millions of ordinary people. The result of the change can be clearly seen now. Similarly parallel computing is now concentrating mainly in supercomputer centers established around specialized high-performance parallel computers or clusters of workstations, and only highly trained people write parallel programs for the computer systems. At the same time, local networks of computers have become personal supercomputers available to millions of ordinary people. They only need appropriate programming languages and tools to write fast and portable parallel applications for the networks. The release of the huge performance potential currently hidden in networks of computers might have even a more significant impact on science and technology than the invention of more powerful processors and supercomputers. The intent of this book is to introduce into the area of parallel computing on common local networks of computers NoCs. Nowadays NoCs are a common and widespread parallel architecture. In general, a NoC comprises PCs, workstations, servers, and sometimes supercomputers interconnected via mixed communication equipment. Traditional parallel software was developed for homogeneous multiprocessors. It tries to distribute computations evenly over available processors and therefore cannot utilize the performance potential of this heterogeneous architecture. A good parallel program for a NoC should distribute computations and communications over the NoC unevenly, taking into account actual performances of both processors and communication links. This book mainly introduces in parallel programming for heterogeneous, in other words, NoCs in heterogeneous parallel programming. To present both basic and advanced concepts of heterogeneous parallel programming, the book extensively uses the mpC language. This is a high-level language aimed at programming portable parallel computations on NoCs. The design of this language allows easy expression in portable form of a wide range of heterogeneous parallel algorithms. The introduction to the mpC language and the accompanying programming model and language constructs serves also to introduce the area of heterogeneous parallel programming. A representative series of mpC programs was carefully selected to illustrate all of the presented concepts. All of the programs can be compiled and executed on a local network of workstations or even on a single workstation with the freely available mpC programming system installed. While the basic concepts are illustrated by very simple programs, a representative set of real-life problems and their portable parallel solutions on NoCs are also included. The problems studied here involve linear algebra, modeling of oil extraction, integration, *N*-body applications, data mining, business applications, and distributed software testing. It is important for any book to clearly define from the beginning basic terms, especially if the terms are in common use but are understood differently. This is particularly true in parallel computing on distributed memory architectures, where a specific case is parallel computing on heterogeneous networks. Indeed, it is easy to confuse parallel computing on distributed memory architectures with distributed computing, especially high-performance distributed computing. In a distributed memory computer system both parallel and distributed applications are nothing more than a number of processes running in parallel on different computing nodes and interacting via message passing. They both can use the same communication protocols (e.g., TCP/IP) and the same basic software (e.g., sockets). The key difference between parallel computing technologies and distributed computing technologies lies in the main goal of each of the technologies. The main goal of distributed computing technologies is to make software components, inherently located on different computers, work together. The main goal of parallel computing technologies is to speed up the solution of a single problem on the available computer hardware. Correspondingly, in the case of parallel computing, the partition of an application into a number of distributed components located on different computers is just a way to speed up its execution on the distributed memory computer system; it is not an intrinsic feature of the application nor of the problem that the application solves. The book presents the technology of heterogeneous parallel computing proceeding from this basic understanding of the main goal of parallel computing technologies. Thus the target computer hardware is the material basis of any parallel computing technology. Correspondingly the evolution of computer hardware is followed by the evolution of parallel computing technologies. In general, the resulting trajectory of computer hardware is aimed at higher performance, that is, at the ability to compute faster and store more data. There exist two ways to make computer systems execute the same volume of computations faster: reduce the time of execution of a single instruction (i.e., to increase the processor clock rate), and increase the number of instructions executed in parallel. The first way is determined by the level of microelectronic technology, and it has some natural limits conditioned by universal physical constants such as the velocity of light. Nowadays the clock rates have reached the magnitude of gigacycles per second. But it is not the higher clock rate that distinguishes high-performance computer systems. Rather, at any stage of the development of microprocessor technology, this index is approximately the same for most manufactured microprocessors. The high-performance computer systems can handle a higher parallelism of computations. Therefore high-performance computer systems are always of parallel architecture. Part I provides an overview of the evolution of parallel computer architectures in relation to the evolution of parallel programming models and tools. The starting-point of all parallel architectures is the serial scalar processor. Main architectural milestones include vector and superscalar processors, a shared memory multiprocessor, a distributed memory multiprocessor, and a common heterogeneous network of computers. The parallel architectures represent the logic of a parallel architecture development rather than its chronology. They represent the main stream of architectural ideas that have proved their viability and effectiveness and made a major impact on the real-life hardware. Compared to a historical approach, the logical approach gives a concise and conceptually clear picture of the evolution of parallel architectures, throwing off a good deal of secondary, nonviable, or simply erroneous architectural decisions, and separating more strictly different architectural concepts often mixed in real hardware. In the series of parallel architectures, each next architecture contains the preceding one as a particular case, and provides more parallelism and, hence, more performance potential. For each of the listed parallel architectures, its intrinsic model of parallel program is presented and followed by outline of programming tools implementing the model. The models represent all main paradigms of parallel programming. Apart from optimizing compilers for traditional serial programming languages, the programming tools outlined include parallel libraries and parallel programming languages. The book does not pretend to cover all aspects of parallel programming. Many important topics such as debugging of parallel applications and maintenance of fault tolerance of parallel computations are beyond the scope of this book. The book focuses on basic parallel programming models and their implementation by the most popular parallel programming tools. In Chapter 2 vector and superscalar processors are presented. The architectures provide instruction-level parallelism, which is best exploited by applications with intensive operations on arrays. Such applications can be written in a serial programming language, such as C or Fortran 77, and complied by dedicated optimizing compilers performing some specific loop optimizations. Array libraries allow the programmers to avoid the use of dedicated compil- ers performing sophisticated optimizations. Instead, the programmers express operations on arrays directly, using calls to carefully implemented subroutines implementing the array operations. Parallel languages, such as Fortran 90 or C[], combine advantages of the first and second approaches. They allow the programmer explicitly express operations on arrays, and they therefore do not need to use sophisticated algorithms to recognize parallelized loops. They are able to perform global optimization of combined array operations. Last, unlike existing array libraries, they support general-purpose programming. In Chapter 3 the shared memory multiprocessor architecture is shown to provide a higher level of parallelism than the vector and superscalar architectures via multiple parallel streams of instructions. Nevertheless, the SMP architecture is not scalable. The speedup provided by this architecture is limited by the bandwidth of the memory bus. Multithreading is the primary programming model for the SMP architecture. Serial languages, such as C and Fortran 77, may be used in concert with optimizing compilers to write efficient programs for SMP computers. Unfortunately, only a limited and simple class of multithreaded algorithms can be implemented in an efficient and portable way by this approach. Thread libraries directly implement the multithreading paradigm and allow the programmers to explicitly write efficient multithreaded programs independent of optimizing compilers. Pthreads are standard for Unix platforms supporting thus efficiently portable parallel programming Unix SMP computers. Thread libraries are powerful tools supporting both parallel and distributed computing. The general programming model underlying the thread libraries is universal and seen too powerful, complicated, and error-prone for parallel programming. OpenMP is a high-level parallel extension of Fortran, C, and C++, providing a simplified multithreaded programming model based on the master/slave design strategy, and aimed specifically at parallel computing on SMP architectures. OpenMP significantly facilitates writing parallel mutlithreaded applications. In Chapter 4 the distributed memory mutltiprocessor architecture, also known as the MPP architecture, is introduced. It provides much more parallelism than the SMP architecture. Moreover, unlike all other parallel architectures, the MPP architecture is scalable. It means that the speed increase provided by this architecture is potentially infinite. This is due to the absence of principal bottlenecks, such as might limit the number of efficiently interacting processors. Message passing is the dominant programming model for the MPP architecture. As the MPP architecture is farther away from the serial scalar architecture than the vector, superscalar, and even SMP architectures, it is very difficult to automatically generate an efficient message-passing code for the serial source code written in C or Fortran 77. In fact, optimizing C or Fortran 77 compilers for MPPs would involve solving the problem of automatic synthesis of an efficient message-passing program using the source serial code as a specification of its functional semantics. This problem is still a challenge for researchers. Therefore no industrial optimizing C or Fortran 77 compiler for the MPP architecture is now available. Basic programming tools for MPPs are message-passing libraries and high-level parallel languages. Message-passing libraries directly implement the message-passing paradigm and allow the programmers to explicitly write efficient parallel programs for MPPs. MPI is a standard message-passing interface supporting efficiently portable parallel programming MPPs. Unlike the other popular messagepassing library, PVM, MPI supports modular parallel programming and hence can be used for development of parallel libraries. MPI is a powerful programming tool for implementing a wide range of parallel algorithms on MPPs in highly efficient and portable message-passing applications. Scientific programmers, who find the explicit message passing provided by MPI tedious and error-prone, can use data parallel programming languages, mainly HPF, to write programs for MPPs. When programming in HPF, the programmer specifies the strategy for parallelization and data partitioning at a higher level of abstraction, based on the single-threaded data parallel model with a global name space. The tedious low-level details of translating from an abstract global name space to the local memories of individual processors and the management of explicit interprocessor communication are left to the compiler. Data parallel programs are easy to write and debug. However, the data parallel programming model allows the programmer to express only a limited class of parallel algorithms. HPF 2.0 addresses the problem by extending purely data-parallel HPF 1.1 with some task parallel features. The resulting multiparadigm language is more complicated and not as easy to use as pure data parallel languages. Data parallel languages (i.e., HPF) are difficult to compile. Therefore it is hard to get top performance via data parallel programming. The efficiency of data parallel programs strongly depends on the quality of the compiler. In Chapter 5 we analyze challenges associated with parallel programming for common networks of computers (NoCs) that are, unlike dedicated parallel computer systems, inherently heterogeneous and unreliable. This analysis results in description of main features of an ideal parallel program running on a NoC. Such a program distributes computations and communications unevenly across processors and communications links during the execution of the code of the program. The distribution may be different for different NoCs and for different executions of the program on the same NoC, depending on the work load of its elements. The program keeps running even if some resources in the executing network fail. In the case of resource failure, it is able to reconfigure itself and resume computations from some point in the past. The program takes into account differences in machine arithmetic on different computers and avoids erroneous behaviour of the program that might be caused by the differences. Part II is the core of the book and presents the mpC parallel programming language. In Chapter 6 a basic subset of the mpC language is described. It addresses some primary challenges of heterogeneous parallel computing, focusing on uneven distribution of computations in heterogeneous parallel algorithms, and