# DESIGNING WITH PROGRAMMABLE ARRAY LOGIC ## **Acknowledgements** The following employees of Monolithic Memories made contributions to this 2nd edition of the PAL APPLICATION HANDBOOK. Specific technical contributions are sited on line two of the PAL DESIGN SPECIFICATION. # Product Planning and Applications Department Ehud Gordon, Applications Engineer Saeed Kazmi, PAL Product Marketing Engineer Nadia Sachs, Senior Applications Engineer Shlomo Waser, Manager, Product Planning and Applications #### Sales Bernard Brafman, District Sales Manager (Northern California) Harry Hughes, Field Applications Engineer (Northern Europe) Dick Jones, District Sales Manager (Illinois) Vincent Leclerc, Field Applications Engineer (Southern Europe) Brad Mitchell, Field Applications Engineer (South East) Willy Voldan, Field Applications Engineer (Central Europe) Mike Volpigno, Field Applications Engineer (East Coast) ## **Graphics** Adamson & Walton, Graphic Designers (Mountain View) To these individuals we extend our gratitude, John Birkner, Monolithic Memories Fellow Vincent Coli, Applications Engineer ## **DESIGNING WITH PROGRAMMABLE ARRAY LOGIC** by the Technical Staff of Monolithic Memories, Inc. ## McGraw-Hill Book Company Auckland San Francisco St. Louis New York Bogotá Hamburg Johannesburg London Madrid Mexico Montreal New Delhi Panama Paris São Paulo Singapore Sydney Tokyo Toronto Copyright © 1978 and 1981 by Monolithic Memories, Inc., as PAL® Programmable Array Logic Handbook. All rights reserved. Printed in the United States of America. Except as permitted under the United States Copyright Act of 1976, no part of this publication may be reproduced or distributed in any form or by any means, or stored in a data base or retrieval system, without the prior written permission of the publisher. 1234567890 DOC DOC 89876543 ISBN 0-07-042723-2 The editors for this book were Harry H. Helms and Ruth L. Weine. Printed and bound by R. R. Donnelley & Sons Company. 此为试读,需要完整PDF请访问: www.ertongbook.com ## **Table of Contents** | PAL INTRODUCTION | 4-Bit Counter with 2 Input Mux | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PAL FAMILY | Octal Up/Down Counter | | Family Portrait | 10-Bit Counter 4-193 | | Logic Diagrams | 4-Bit-Up/Down Counter with Shift Register and Comparator . 4-201 | | PAL10H8 | 4-Bit Flash Gray A/D Converter 4-209 | | PAL12H6 | 4-Bit Gray D/A Converter | | PAL14H42-10 | 8-Bit D/A Converter | | PAL16H2 | Octal Comparator 4-233 | | PAL16C1 | Between Limits Comparator 4-239 | | PAL20C1 | Memory Mapped Printer 4-251 | | PAL10L8 | Craps Game 4-261 | | PAL12L6 2-15 | Traffic Signal Controller 4-285 | | PAL14L4 | 32-Bit CRC (Cyclical Redundancy Checking) Error Detection . 4-301 | | PAL16L2 | 8-Bit Error Detection and Correction 4-329 | | PAL12L10 2-18 | | | PAL14L8 | VIDEO CONTROLLER | | PAL16L6 2-20 | Introduction to Video Section | | PAL18L4 2-21 | Implementing a Video Controller sing | | PAL20L2 2-22 | Programmable Array Logic | | PAL16L8 | Video Controller Schematic5₹2 | | PAL20L10 2-24 | Video Controller PC Board Artwork5-16 | | PAL16R8 | Dot Generator541 | | PAL16R6 | CHAR/CURS Generator 5-21 | | PAL16R4 | SCAN/LINE Generator 5-33 | | PAL20X10 | LINES/SCROL Generator 5-43 | | PAL20X8 2-29 | Composite Video/Baud Rate Generator 5-51 | | PAL20X4 2-30 | UART Shift Register and Control Key Detect 5-59 | | PAL16X4 | UART Control | | PAL16A4 | RAM Control 5-77 | | | | | PAL DESIGN CONCEPTS | ADTICLE DEPOLITO | | PAL DESIGN CONCEPTS | ARTICLE REPRINTS | | PAL Concepts | Single-Chip Controller Increases Microprocessor Throughput6-2 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 | Single-Chip Controller Increases Microprocessor Throughput6-2<br>FPLA Arbiter Concept Adapts to Application Needs 6-9 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 | Single-Chip Controller Increases Microprocessor Throughput6-2<br>FPLA Arbiter Concept Adapts to Application Needs 6-9<br>Programmable Array Logic Leads to | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-18 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALs: Programmable Logic Functions | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALs: Programmable Logic Functions Help Minimize Hardware 6-32 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALs: Programmable Logic Functions Help Minimize Hardware 6-33 Gate Arrays Logiam Test Engineering 6-34 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALs: Programmable Logic Functions Help Minimize Hardware 6-32 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALs: Programmable Logic Functions Help Minimize Hardware 6-36 Gate Arrays Logiam Test Engineering 6-36 High Level Language for Programmable Array Logic 6-46 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALs: Programmable Logic Functions Help Minimize Hardware 6-36 Gate Arrays Logiam Test Engineering 6-36 High Level Language for Programmable Array Logic 6-40 PAL/HAL/HMSI SPECIFICATIONS | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALS: Programmable Logic Functions Help Minimize Hardware 6-33 Gate Arrays Logiam Test Engineering 6-34 High Level Language for Programmable Array Logic | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 Deglitcher 4-47 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALs: Programmable Logic Functions Help Minimize Hardware 6-36 Gate Arrays Logiam Test Engineering 6-38 High Level Language for Programmable Array Logic 6-40 PAL/HAL/HMSI SPECIFICATIONS PAL Series 20 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 Deglitcher 4-47 Electronic Dice Game 4-53 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays . 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 745/LS 6-27 PALs: Programmable Logic Functions Help Minimize Hardware 6-33 Gate Arrays Logiam Test Engineering 6-34 High Level Language for Programmable Array Logic . 6-40 PAL/HAL/HMSI SPECIFICATIONS PAL Series 20 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 Deglitcher 4-47 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays . 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALs: Programmable Logic Functions Help Minimize Hardware 6-33 Gate Arrays Logjam Test Engineering 6-38 High Level Language for Programmable Array Logic . 6-40 PAL/HAL/HMSI SPECIFICATIONS PAL Series 20 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 Deglitcher 4-47 Electronic Dice Game 4-53 9-Bit Register 4-63 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays . 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALs: Programmable Logic Functions Help Minimize Hardware 6-36 Gate Arrays Logiam Test Engineering 6-36 High Level Language for Programmable Array Logic . 6-40 PAL/HAL/HMSI SPECIFICATIONS PAL Series 20 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 Deglitcher 4-47 Electronic Dice Game 4-53 9-Bit Register 4-63 Multifunction Octal Register 4-69 8-Bit I/O Priority Interrupt Encoder with Registers 4-77 BCD/Hex Counter 4-83 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays . 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALs: Programmable Logic Functions Help Minimize Hardware 6-33 Gate Arrays Logjam Test Engineering 6-38 High Level Language for Programmable Array Logic . 6-40 PAL/HAL/HMSI SPECIFICATIONS PAL Series 20 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 Deglitcher 4-47 Electronic Dice Game 4-53 9-Bit Register 4-63 Multifunction Octal Register 4-69 8-Bit I/O Priority Interrupt Encoder with Registers 4-77 BCD/Hex Counter 4-83 64k Dynamic RAM Refresh Controller 4-91 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-16 High Speed/Low Case Fuse Link Arrays Compete with TTL 745/LS 6-27 PALS: Programmable Logic Functions Help Minimize Hardware 6-33 Gate Arrays Logiam Test Engineering 6-36 High Level Language for Programmable Array Logic 6-40 PAL/HAL/HMSI SPECIFICATIONS PAL Series 20 7-2 PAL Series 24 7-16 HAL Series 24 7-46 PAL Series 20-2-74 Low Power 7-61 PAL Series 20-7-76 PAL Series 20-7-76 PAL Series 20 7-76 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 Deglitcher 4-47 Electronic Dice Game 4-53 9-Bit Register 4-63 Multifunction Octal Register 4-69 8-Bit I/O Priority Interrupt Encoder with Registers 4-77 BCD/Hex Counter 4-83 64k Dynamic RAM Refresh Controller 4-91 State Counter for Multiplier/Divider 4-99 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALS: Programmable Logic Functions Help Minimize Hardware 6-33 Gate Arrays Logiam Test Engineering 6-38 High Level Language for Programmable Array Logic 6-40 PAL/HAL/HMSI SPECIFICATIONS PAL Series 20 7-2 PAL Series 20 7-16 HAL Series 24 7-44 PAL Series 20-2/-4 Low Power 7-61 PAL Series 20-4 High Speed 7-76 Octal Counter SN54/74LS461 7-78 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 Deglitcher 4-47 Electronic Dice Game 4-53 9-Bit Register 4-63 Multifunction Octal Register 4-69 8-Bit I/O Priority Interrupt Encoder with Registers 4-77 BCD/Hex Counter 4-83 64k Dynamic RAM Refresh Controller 4-91 State Counter for Multiplier/Divider 4-99 ALU/Accumulator 4-107 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALS: Programmable Logic Functions Help Minimize Hardware 6-33 Gate Arrays Logjam Test Engineering 6-34 High Level Language for Programmable Array Logic 6-40 PAL/HAL/HMSI SPECIFICATIONS PAL Series 20 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 Deglitcher 4-47 Electronic Dice Game 4-53 9-Bit Register 4-63 Multifunction Octal Register 4-69 8-Bit I/O Priority Interrupt Encoder with Registers 4-77 BCD/Hex Counter 4-83 64k Dynamic RAM Refresh Controller 4-91 State Counter for Multiplier/Divider 4-99 ALU/Accumulator 4-107 Stepper Motor Controller 4-113 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-16 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALS: Programmable Logic Functions Help Minimize Hardware 6-33 Gate Arrays Logiam Test Engineering 6-36 High Level Language for Programmable Array Logic 6-40 PAL/HAL/HMSI SPECIFICATIONS PAL Series 20 7-16 HAL Series 24 7-16 HAL Series 20-17-18 PAL Series 20-17-19 PAL Series 20-27-4 Low Power 7-61 PAL Series 20-41 P | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 Deglitcher 4-47 Electronic Dice Game 4-53 9-Bit Register 4-63 Multifunction Octal Register 4-69 8-Bit I/O Priority Interrupt Encoder with Registers 4-77 BCD/Hex Counter 4-83 64k Dynamic RAM Refresh Controller 4-91 State Counter for Multiplier/Divider 4-99 ALU/Accumulator 4-107 Stepper Motor Controller 4-113 Shaft Encoder 4-123 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays . 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALs: Programmable Logic Functions Help Minimize Hardware 6-33 Gate Arrays Logjam Test Engineering 6-34 High Level Language for Programmable Array Logic . 6-40 PAL/HAL/HMSI SPECIFICATIONS PAL Series 20 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 Deglitcher 4-47 Electronic Dice Game 4-53 9-Bit Register 4-63 Multifunction Octal Register 4-63 Multifunction Octal Register 4-69 8-Bit I/O Priority Interrupt Encoder with Registers 4-77 BCD/Hex Counter 4-83 64k Dynamic RAM Refresh Controller 4-91 State Counter for Multiplier/Divider 4-99 ALU/Accumulator 4-107 Stepper Motor Controller 4-113 Shaft Encoder 4-123 Quad 4:1 Mux 4-129 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-16 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALS: Programmable Logic Functions Help Minimize Hardware 6-36 Gate Arrays Logiam Test Engineering 6-36 High Level Language for Programmable Array Logic 6-40 PAL/HAL/HMSI SPECIFICATIONS PAL Series 20 7-2 PAL Series 20 7-16 HAL Series 20 7-16 HAL Series 20 7-16 PAL Series 20-17 -17 -17 -17 -17 -17 -17 -17 -17 -17 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 Deglitcher 4-47 Electronic Dice Game 4-53 9-Bit Register 4-63 Multifunction Octal Register 4-69 8-Bit I/O Priority Interrupt Encoder with Registers 4-77 BCD/Hex Counter 4-83 64k Dynamic RAM Refresh Controller 4-91 State Counter for Multiplier/Divider 4-99 ALU/Accumulator 4-107 Stepper Motor Controller 4-107 Stepper Motor Controller 4-113 Shaft Encoder 4-123 Quad 4:1 Mux 4-123 Dual 8 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays Compete with TTL 74S/LS 6-27 PALS: Programmable Logic Functions Help Minimize Hardware 6-36 Gate Arrays Logiam Test Engineering 6-36 High Level Language for Programmable Array Logic 6-40 PAL/HAL/HMSI SPECIFICATIONS PAL Series 20 7-2 PAL Series 20 7-16 HAL Series 20 7-16 PAL Series 20 7-16 PAL Series 20 7-17 COtal Counter SN54/74LS461 7-70 Cotal Counter SN54/74LS461 7-70 Cotal Shift Register SN54/74LS498 7-80 Multifunction Octal Register SN54/74LS380 7-86 10-Bit Counter SN54/74LS450 7-86 Dual 8:1 Mux SN54/74LS451 7-86 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 Deglitcher 4-47 Electronic Dice Game 4-53 9-Bit Register 4-63 Multifunction Octal Register 4-69 8-Bit I/O Priority Interrupt Encoder with Registers 4-77 BCD/Hex Counter 4-83 64k Dynamic RAM Refresh Controller 4-91 State Counter for Multiplier/Divider 4-99 ALU/Accumulator 4-107 Stepper Motor Controller 4-113 Shaft Encoder 4-123 Quad 4:1 Mux 4-129 Dual 8:1 Mux 4-145 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to 6-16 Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays 6-18 Compete with TTL 74S/LS 6-27 PALS: Programmable Logic Functions 6-32 Help Minimize Hardware 6-32 Gate Arrays Logjam Test Engineering 6-34 High Level Language for Programmable Array Logic 6-40 PAL/HAL/HMSI SPECIFICATIONS PAL Series 20 7-12 PAL Series 20 7-16 HAL Series 20 7-16 HAL Series 20 7-16 HAL Series 20 7-16 PAL Series 20-2/-4 Low Power 7-60 Octal Counter SN54/74LS461 7-76 Octal Shift Register SN54/74LS461 7-76 Octal Shift Register SN54/74LS498 7-80 Multifunction Octal Register SN54/74LS380 7-82 10-Bit Counter SN54/74LS450 7-86 | | PAL Concepts 3-2 PALASM Flow Chart (Main Program) 3-7 PALASM Flow Chart (Simulator) 3-8 PALASM 20 Source Code 3-10 PALASM 24 Source Code 3-40 Basic PALASM Source Code 3-67 PAL APPLICATIONS Basic Gates 4-3 Basic Clocked Flip-Flops 4-9 Memory Mapped I/O 4-17 Memory Interface Logic for 6800 Microprocessor Bus 4-23 Video Logic 4-31 Binary to BCD Converter 4-37 Deglitcher 4-47 Electronic Dice Game 4-53 9-Bit Register 4-63 Multifunction Octal Register 4-69 8-Bit I/O Priority Interrupt Encoder with Registers 4-77 BCD/Hex Counter 4-83 64k Dynamic RAM Refresh Controller 4-91 State Counter for Multiplier/Divider 4-99 ALU/Accumulator 4-107 Stepper Motor Controller 4-107 Stepper Motor Controller 4-113 Shaft Encoder 4-123 Quad 4:1 Mux 4-123 Dual 8 | Single-Chip Controller Increases Microprocessor Throughput6-2 FPLA Arbiter Concept Adapts to Application Needs 6-9 Programmable Array Logic Leads to 6-16 Flexible Application of 8-Bit Wide Memories 6-16 PAL: Quick Turnaround Alternative to Gate Arrays 6-18 High Speed/Low Case Fuse Link Arrays 6-18 Compete with TTL 74S/LS 6-27 PALS: Programmable Logic Functions 6-32 Help Minimize Hardware 6-32 Gate Arrays Logjam Test Engineering 6-34 High Level Language for Programmable Array Logic 6-40 PAL/HAL/HMSI SPECIFICATIONS PAL Series 20 7-12 PAL Series 20 7-16 HAL Series 20 7-16 HAL Series 20 7-16 HAL Series 20 7-16 PAL Series 20-2/-4 Low Power 7-60 Octal Counter SN54/74LS461 7-76 Octal Shift Register SN54/74LS461 7-76 Octal Shift Register SN54/74LS498 7-80 Multifunction Octal Register SN54/74LS380 7-82 10-Bit Counter SN54/74LS450 7-86 | ## The PAL™ Concept Monolithic Memories' family of PAL devices gives designers a powerful tool with unique capabilities for use in new and existing logic designs. The PAL saves time and money by solving many of the system partitioning and interface problems brought about by increases in semiconductor device technology. Rapid advances in large scale integration technology have led to larger and larger standard logic functions; single I.C.s now perform functions that formerly required complete circuit cards. While LSI offers many advantages, advances have been made at the expense of device flexibility. Most LSI devices still require large numbers of SSI/MSI devices for interfacing with user systems. Designers are still forced to turn to random logic for many applications. The designer is confronted with another problem when a low to medium complexity product is designed. Often the function is well defined and could derive significant benefits from fabrication as an integrated circuit. However, the design cycle for a custom circuit is long and the costs can be very high. This makes the risk significant enough to deter most users. The technology to support maximum flexibility combined with fast turn around on custom logic has simply not been available. Monolithic Memories offers the programmable solution. The PAL family offers a fresh approach to using fuse programmable logic. PALs are a conceptually unified group of devices which combine programmable flexibility with high speed and an extensive selection of interface options. PALs can lower inventory, cut design cycles and provide high complexity with maximum flexibility. These features, combined with lower package count and high reliability, truly make the PAL a circuit designer's best friend. ## The PAL—Teaching Old PROMs New Tricks MMI developed the modern PROM and introduced many of the architectures and techniques now regarded as industry standards. As the world's largest PROM manufacturer, MMI has the proven technology and high volume production capability required to manufacture and support the PAL. The PAL is an extension of the fusible link technology pioneered by Monolithic Memories for use in bi-polar PROMs. The fusible link PROM first gave the digital systems designer the power to "write on silicon." In a few seconds he was able to transform a blank PROM from a general purpose device into one containing a custom algorithm, microprogram, or Boolean transfer function. This opened up new horizons for the use of PROMs in computer control stores, character generators, data storage tables and many other applications. The wide acceptance of this technology is clearly demonstrated by today's multi-million dollar PROM market. The key to the PROM's success is that it allows the designer to quickly and easily customize the chip to fit his unique requirements. The PAL extends this programmable flexibility by utilizing proven fusible link technology to implement logic functions. Using PALs the designer can quickly and effectively implement custom logic varying in complexity from random gates to complex arithmetic functions. #### ANDs and ORs The PAL implements the familiar sum of products logic by using a programmable AND array whose output terms feed a fixed OR array. Since the sum of products form can express any Boolean transfer function, the PAL's uses are only limited by the number of terms available in the AND - OR arrays. PALs come in different sizes to allow for effective logic optimization. Figure 1 shows the basic PAL structure for a two input, one output logic segment. The general logic equation for this segment is Output = $$(I_1 + \overline{f_1})(\overline{I_1} + \overline{f_2})(I_2 + \overline{f_3})(\overline{I_2} + \overline{f_4}) + (I_1 + \overline{f_5})(\overline{I_1} + \overline{f_6})(I_2 + \overline{f_7}) (\overline{I_2} + \overline{f_8})$$ where the "f" terms represent the state of the fusible links in the PAL's AND array. An unblown link represents a logic 1. Thus, fuse blown, $$f = 0$$ fuse intact, $f = 1$ An unprogrammed PAL has all fuses intact. Figure 1 #### **PAL Notation** Logic equations, while convenient for small functions, rapidly become cumbersome in large systems. To reduce possible confusion, complex logic networks are generally defined by logic diagrams and truth tables. Figure 2 shows the logic convention adopted to keep PAL logic easy to understand and use. In the figure, an "x" represents an intact fuse used to perform the logic AND function. (Note: the input terms on the common line with the x's are not connected together.) The logic symbology shown in Figure 2 has been informally adopted by integrated circuit manufacturers because it clearly establishes a one-to-one correspondence between the chip layout and the logic diagram. It also allows the logic diagram and truth table to be combined into a compact and easy to read form, thereby serving as a convenient shorthand for PALs. The two input - one output example from Figure 1 redrawn using the new logic convention is shown in Figure 3. Figure 2 Figure 3 As a simple PAL example, consider the implementation of the transfer function: Output = $$I_1\overline{I_2} + \overline{I_1}I_2$$ The normal combinatorial logic diagram for this function is shown in figure 4, with the PAL logic equivalent shown in figure 5. Figure 4 Figure 5 Using this logic convention it is now possible to compare the PAL structure to the structure of the more familiar PROM and PLA. The basic logic structure of a PROM consists of a fixed AND array whose outputs feed a programmable OR array (figure 6). PROMs are low-cost, easy to program, and available in a variety of sizes and organizations. They are most commonly used to store computer programs and data. In these applications the fixed input is a computer memory address; the output is the contents of that memory location. Figure 6 The basic logic structure of the PLA consists of a programmable AND array whose outputs feed a programmable OR array (Figure 7). Since the designer has complete control over all inputs and outputs, the PLA provides the ultimate flexibility for implementing logic functions. They are used in a wide variety of applications. However, this generality makes PLAs expensive, quite formidable to understand, and costly to program (they require special programmers). The basic logic structure of the PAL, as mentioned earlier, consists of a programmable AND array whose outputs feed a fixed OR array (Figure 8). The PAL combines much of the flexibility of the PLA with the low cost and easy programmability of the PROM. Table 1 summarizes the characteristics of the PROM, PLA, and PAL logic families. | | AND | OR | OUTPUT OPTIONS | |------|-------|-------|------------------------------| | PROM | Fixed | Prog | TS, OC | | FPLA | Prog | Prog | TS, OC, Fusible Polarity | | FPGA | Prog | None | TS. OC. Fusible Polarity | | FPLS | Prog | Prog | TS. Registered Feedback, I/O | | PAL | Prog | Fixed | TS, Registered Feedback, I/O | Table 1 ## **PAL Input/Output/Function/Performance Chart** | PART INDUT CUTTO | 01170117 | PROGRAMMABLE | FEEDBACK | ОИТРИТ | FUNCTIONS | PERFORMANCE | | | | | |------------------|----------|--------------|----------|----------|-----------|---------------------------------|-----|---|----|----| | NUMBER | INPUT | OUTPUT | I/O'S | REGISTER | POLARITY | FUNCTIONS | STD | A | -2 | -4 | | PAL10H8 | 10 | 8 | | | AND-OR | AND-OR Gate Array | X | | Х | | | PAL12H6 | 12 | 6 | | | AND-OR | AND-OR Gate Array | X | | Х | | | PAL14H4 | 14 | 4 | | | AND-OR | AND-OR Gate Array | Х | | x | | | PAL16H2 | 16 | 2 | | | AND-OR | AND-OR Gate Array | Х | | x | | | PAL16C1 | 16 | 2 | | | BOTH 1 | AND-OR Gate Array | Х | | х | | | PAL20C1 | 20 | 2 | | | BOTH 1 | AND-OR Gate Array | Х | | | | | PAL10L8 | 10 | 8 | | | AND-NOR | AND-OR Invert Gate Array | Х | | Х | | | PAL12L6 | 12 | 6 | | | AND-NOR | AND-OR Invert Gate Array | Х | | х | | | PAL14L4 | 14 | 4 | | | AND-NOR | AND-OR Invert Gate Array | Х | | х | | | PAL16L2 | 16 | 2 | | | AND-NOR | AND-OR Invert Gate Array | Х | | Х | | | PAL12L10 | 12 | 10 | | | AND-NOR | AND-OR Invert Gate Array | X | | | | | PAL14L8 | 14 | 8 | | | AND-NOR | AND-OR Invert Gate Array | Х | | | | | PAL16L6 | 16 | 6 | | | AND-NOR | AND-OR Invert Gate Array | X | | | | | PAL18L4 | 18 | 4 | | | AND-NOR | AND-OR Invert Gate Array | Х | | | | | PAL20L2 | 20 | 2 | | | AND-NOR | AND-OR Invert Gate Array | X | | | | | PAL16L8 | 10 | 2 | 6 | | AND-NOR | AND-OR Invert Gate Array | Х | X | X | Х | | PAL20L10 | 12 | 2 | 8 | | AND-NOR | AND-OR Invert Gate Array | X | | | | | PAL16R8 | 8 | 8 | | 8 | AND-NOR | AND-OR Invert Array w/Reg's | Х | Х | X | х | | PAL16R6 | 8 | 6 | 2 | 6 | AND-NOR | AND-OR Invert Array w/Reg's | X | X | X | Х | | PAL16R4 | 8 | 4 | 4 | 4 | AND-NOR | AND-OR Invert Array w/Reg's | X | X | X | Х | | PAL20X10 | 10 | 10 | | 10 | AND-NOR | AND-OR-XOR Invert w/Reg's | Х | | | | | PAL20X8 | 10 | 8 | 2 | 8 | AND-NOR | AND-OR-XOR Invert w/Reg's | Х | | | | | PAL20X4 | 10 | 4 | 6 | 4 | AND-NOR | AND-OR-XOR Invert w/Reg's | Х | | | | | PAL16X4 | 8 | 4 | 4 | 4 | AND-NOR | AND-OR-XOR Invert w/Reg's | X | | | | | PAL16A4 | 8 | 4 | 4 | 4 | AND-NOR | AND-CARRY-OR-XOR Invert w/Reg's | X | | | | <sup>&</sup>lt;sup>1</sup>Simultaneous AND-OR and AND-NOR outputs #### Table 2 ### **PALs For Every Task** The members of the PAL family and their characteristics are summarized in Table 2. They are designed to cover the spectrum of logic functions at reduced cost and lower package count. This allows the designer to select the PAL that best fits his application. PALs come in the following basic configurations: ## **Gate Arrays** PAL gate arrays are available in sizes from 12x10 (12 input terms, 10 output terms) to 20x2, with both active high and active low output configurations available (figure 9). This wide variety of input/output formats allows the PAL to replace many different sized blocks of combinatorial logic with single packages. Figure 9 #### Programmable I/O A feature of the high-end members of the PAL family is programmable input/output. This allows the product terms to directly control the outputs of the PAL (Figure 10). One product term is used to enable the three-state buffer, which in turn gates the summation term to the output pin. The output is also fed back into the PAL array as an input. Thus the PAL drives the I/O pin when the three-state gate is enabled; the I/O pin is an input to the PAL array when the three-state gate is disabled. This feature can be used to allocate available pins for I/O functions or to provide bi-directional output pins for operations such as shifting and rotating serial data. ## Registered Outputs with Feedback Another feature of the high end members of the PAL family is registered data outputs with registered feedback. Each product term is stored into a D-type output flip-flop on the rising edge of the system clock (Figure 11). The Q output of the flip-flop can then be gated to the output pin by enabling the active low three-state buffer. In addition to being available for transmission, the Q output is fed back into the PAL array as an input term. This feedback allows the PAL to "remember" the previous state, and it can alter its function based upon that state. This allows the designer to configure the PAL as a state sequencer which can be programmed to execute such elementary functions as count up, count down, skip, shift, and branch. These functions can be executed by the registered PAL at rates of up to 20 MHz #### **XOR PALS** These PALs feature an exclusive OR function. The sum of products is segmented into two sums which are then exclusive ORed (XOR) at the input of the D-type flip-flop (Figure 12). All of the features of the Registered PALs are included in the XOR PALs. The XOR function provides an easy implementation of the HOLD operation used in counters and other state sequencers. #### **Arithmetic Gated Feedback** The arithmetic functions (add, subtract, greater than, and less than) are implemented by addition of gated feedback to the features of the XOR PALs. The XOR at the input of the D-type flip-flop allows carrys from previous operations to be XORed with two variable sums generated by the PAL array. The flip-flop Q output is fed back to be gated with input terms A (Figure 13). This gated feedback provides any one of the 16 possible Boolean combinations which are mapped in the Karnaugh map (Figure 15). Figure 14 shows how the PAL array can be programmed to perform these 16 operations. These features provide for versatile operations on two variables and facilitate the parallel generation of carrys necessary for fast arithmetic operations. Figure 13 Figure 15 Ā+B A:+: B A·B Ē A+B -x ХX x- A+B Ā·B Ā·B A+B В A . B A: -: B Figure 14 It should now be clear that the PAL family can replace most Small-Scale Integrated Logic (SSI) logic in use today, thereby lowering product cost and giving the designer even greater flexibility in implementing logic functions. #### **PAL Programming** PALs can be programmed in most standard PROM programmers with the addition of a PAL personality card. The PAL appears to the programmer as a PROM. During programming half of the PAL outputs are selected for programming while the other outputs and the inputs are used for addressing. The outputs are then switched to program the other locations. Verification uses the same procedure with the programming lines held in a low state. #### PALASM (PAL Assembler) PALASM is the software used to define, simulate, build, and test PALs. PALASM accepts the PAL Design Specification as an input file. It verifies the design against an optional function table and generates the fuse plot which is used to program the PALs. PALASM is available upon request in many source code media and is documented in the PAL Design Concepts section. #### **HALs (Hard Array Logic)** The HAL family is the mask programmed version of a PAL. The HAL is to a PAL just as a ROM is to a PROM. A standard wafer is fabricated to the 6th mask. Then a custom metal mask is used to fabricate Aluminum links for a HAL instead of the programmable Ti-W fuse array used in a PAL. The HAL is a cost-effective solution for large quantities and is unique in that it is a gate array with a programmable prototype. #### **HMSI (HAL Medium Scale Integration)** The HMSI family is derived from the PAL using HAL technology. These devices perform predetermined functions which are not available in the existing TTL family. Because they are produced in volume, the user receives the benefit of volume pricing. HMSI PAL designs are given in the Applications section with their 74LS number in line 2 of the PAL design Specification. #### **PAL Technology** PALs are manufactured using the proven TTL Schottky bipolar Ti-W fuse process to make fusible-link PROMs. An NPN emitter follower array forms the programmable AND array. PNP inputs provide high-impedance inputs (0.25 mA max) to the array. All outputs are standard TTL drivers with internal active pull-up transistors. Typical PAL propagation delay time is 25 ns, and all PALs are packaged in space saving 20-pin and 24-pin SKINNYDIP\*\*. #### **PAL Data Security** The circuitry used for programming and logic verification can be used at any time to determine the logic pattern stored in the PAL array. For security, the PAL has a "last fuse" which can be blown to disable the verification logic. This provides a significant deterrent to potential copiers, and it can be used to effectively protect proprietary designs. Figure 16 #### PAL Part Numbers The PAL part number is unique in that the part number code also defines the part's logic operation. The PAL parts code system is shown in Figure 17. For example, a PAL14L4CN would be a 14 input term, 4 output term, active-low PAL with a commercial temperature range packaged in a 20-pin plastic dip. PAL Logic Symbols The logic symbols for each of the individual PAL devices gives a concise functional description of that PAL's logic function. This symbol makes a convenient reference when selecting the PAL that best fits a specific application. Figure 18 shows the logic symbol for a PAL10H8 gate array. Figure 17 ## A PAL Example As an example of how the PAL enables the designer to reduce costs and simplify logic design, consider the design of a simple. high volume consumer product: an electronic dice game. This type of product will be produced in extremely high volume, so it is essential that every possible production cost be minimized. The electronic dice game is simply constructed using a free running oscillator whose output is used to drive two asynchronous modulo six counters. When the user "rolls" the dice (presses a button), the current state of the counters is decoded and latched into a display resembling the pattern seen on an ordinary pair of dice. A conventional logic diagram for the dice game is shown in Figure 16. (A detailed logic derivation is shown in the PAL applications section of this handbook). It is implemented using standard TTL, SSI and MSI parts, with a total I.C. count of eight: six quad gate packages and two quad D-latches. Looks like a nice, clean logic design, right? Wrong! #### PAL Goes to the Casino A brief examination of Figure 16 reveals two basic facts: first, the circuit contains mostly simple, combinatorial logic, and second, it uses a clocked state transition sequence. Remembering that the PAL family contains ample provision for these features, the PAL catalog is consulted. The PAL16R8 has all the required functions, and the entire logic content of the circuit can be programmed into a single PAL shown in Figure 19. In this example, the PAL effected an eight to one package count reduction and a significant cost savings. This is typical of the power and cost effective performance that the PAL family brings to logic design. #### **Advantages of Using PALs** The PAL has a unique place in the world of logic design. Not only does it offer many advantages over conventional logic, it also provides many features not found anywhere else. The PAL family: - · Programmable replacement for conventional TTL logic. - Reduces IC inventories substantially and simplifies their control. - · Reduces chip count by at least 4 to 1. - · Expedites and simplifies prototyping and board layout. - · Saves space with 20-pin and 24-pin Skinny DIP packages. - · High speed: 25ns typical propagation delay. - Programmed on standard PROM programmers. - · Programmable three-state outputs. - Special feature eliminates possibility of copying by competitors. All of these features combine together to lower product development costs and increase product cost effectiveness. The bottom line is that PALs save money. ## Direct Logic Replacement In both new and existing designs the PAL can be used to replace various logic functions. This allows the designer to optimize a circuit in many ways never before possible. The PAL is particularly effective when used to provide interfaces required by many LSI functions. PAL flexibility combined with LSI function density makes a powerful team. #### **Design Flexibility** The PAL offers the systems logic designer a whole new world of options. Until now, the decision on logic system implementation was usually between SSI/MSI logic functions on one hand and microprocessors on the other. In many cases the function required is too awkward to implement the first way and too simple to justify the second. Now the PAL offers the designer high functional density, high speed, and low cost. Even better, PALs come in a variety of sizes and functions, thereby further increasing the designer's options. ### **Space Efficiency** By allowing designers to replace many simple logic functions with single packages, the PAL allows more compact P.C. board layouts. The PAL's space saving 20-pin "skinny dip" helps to further reduce board area while simplifying board layout and fabrication. This means that many multi-card systems can now be reduced to one or two cards, and that can make the difference between a profitable success or an expensive disaster. ## **Smaller Inventory** The PAL family can be used to replace up to 90% of the conventional TTL family with just 25 parts. This considerably lowers both shelving and inventory cataloging requirements. Even better, small custom modifications to the standard functions are easy for PAL users, not so easy for standard TTL users.