Second Edition M. E. SLOAI # COMPUTER HARDWARE AND ORGANIZATION An Introduction SECOND EDITION M. E. Sloan Michigan Technological University SCIENCE RESEARCH ASSOCIATES, INC. Chicago, Palo Alto, Toronto Henley-on-Thames, Sydney A Subsidiary of IBM We wish to acknowledge the following for permission to reprint material: Figures 11.5 and 11.6: From Hewlett-Packard Journal, June 1972. © 1972. Figures 11.7 and 11.8: From Hewlett-Packard Journal, March 1980. © 1980, Hewlett-Packard Company. Used with permission. Figures 11.9 and 11.10. From Intel MCS-40 Users Manual for Logic Designers, © 1975, Intel Corporation. Used with permission. Figures 11.11, 11.16, 11.17, 11.18, and 11.19: From PDP8/e, PDP8/m, and PDP8/f Small Computer Handbook, © 1973, Digital Equipment Corporation. Used with permission. Figures 11.20, 11.21, 11.22, and 11.23 courtesy of the Motorola Corporation. Acquisition Editor Project Editor Designer Cover Designer Compositor Alan W. Lowe Ann Wood Judith Olson House of Graphics Computer Typesetting Services, Inc. Copyright © Science Research Associates, Inc. 1983, 1976 All rights reserved Printed in the United States of America ## Library of Congress Cataloging in Publication Data Sloan, M. E. (Martha E.) Computer hardware and organization. Includes bibliographical references and index. 1. Computers. I. Title. TK7885.S56 1983 621.3819'5 82-24116 ISBN 0-574-21425-9 ### **PREFACE** Many changes have taken place in computers since the first edition of this book was written several years ago. In the early 1970s microprocessors were new on the scene; now they are standard. The PDP-8 and the PDP-11 were the most common computers for a first course in computer organization; now the PDP-8 has been displaced by microprocessors. In addition, the pervasiveness of computers in modern society has greatly increased the number and variety of students interested in a course in elementary computer hardware and organization. Whereas in the mid-1970s such a course was taken by computer science and engineering majors with a sprinkling of other electrical engineering students, now more than half the students typically come from a wide variety of other disciplines, including science, engineering, technology, and business. These changes and the enthusiastic acceptance of the first edition by instructors at a wide variety of schools have prompted the new emphases in this edition. This book is intended for use in an introductory course in computer hardware and organization. It is suited for college freshmen or sophomores but, with the optional sections, is also appropriate for juniors and seniors. Students are assumed to have taken at least two years of high school mathematics. This minimal prerequisite makes the book especially suited to the wider audience for today's course; in particular, students do not need a background in electric circuits. Previous acquaintance with programming in a high-level language such as FORTRAN or Pascal is helpful but not necessary. In this second edition the PDP-8 has been replaced as a running example by the PDP-11 and the M6800 to illustrate machine language and assembly language programming and architectural concepts. It is impossible today to provide examples of programs for all the different computers, especially microcomputers, used in various schools. These two were chosen because they are representative and because they offer especially clean organizations. Using the flowcharts and programming principles given, a student should be able to use this book with any computer. (In any case, the book should be supplemented with a manual or at least a programming card for the computer chosen.) If a laboratory is offered, students may design and construct simple logic circuits, either with a logic trainer or with integrated circuits, in the first half of the course and write and run machine and assembly language programs in the second half of the course. Additional changes in this second edition include greater emphasis on use of MSI circuits, ROMs, and PLAs in logic design, and discussion of newer computers, including 16-bit microcomputers and the VAX in the chapter on architecture. The theme of this book is computer structure. The structure of a computer is examined at several progressive levels. Structures at one level become the components of a higher level. We begin at the logic level, skipping over the electronic circuit level, a discussion of which would require the student to have a background in physics, circuit analysis, and electronics that is not needed for the rest of the book. Unlike most other introductory computer hardware texts, this one does not begin with number representation. This topic is instead covered in an appendix, where it may serve as a review for students who are familiar with it; most students today have encountered binary arithmetic in high school or earlier. If desired, an instructor may choose to begin with this appendix. More advanced aspects of number representation are treated in context as they are needed. The main chapters are prefaced with an overview that allows the student to prepare a mental framework for the material of each chapter in accordance with the principles of cognitive learning theory. Each chapter ends with a summary, references, and problems. The section of each text needed for each problem is shown in parentheses to facilitate assigning problems. Answers for selected problems are given in Appendix B. Since this is an introductory text, most references are to other texts rather than to the original research papers. Chapter 1 presents an overview of the structural levels of the computer. The logic level discussions (chapters 2 through 5) cover combinational logic circuit analysis and design; logic technologies and integrated circuit implementations of standard logic functions; flipflops and sequential circuits, concentrating on common computer circuits such as registers and counters; and construction of logic systems from register-transfer modules. Chapter 6 consolidates the material on the logic level by discussing the arithmetic circuits needed for a computer. The programming level is treated in chapters 7 through 8, which discuss the machine language and assembly language programming sublevels. Memories and microprogramming, input/output devices and interrupt handling, and the organization of minicomputers and microprocessors are developed in chapters 9, 10, and 11, respectively—the systems level. The back matter includes a review of binary arithmetic, and a glossary. The discussion in chapters 7 and 8 centers on small computers, both because it is important for students to have hands-on experience with a computer and because such computers are relatively inexpensive and widely available for student use. The discussion of programming is made as general as possible, using the PDP-11 and the M6800 as running examples. Instruction sets of other popular computers are also discussed. The instructor can readily supplement this material with information about any computer available for class use. Many people helped in the development of this text. Reviewers for this second edition include Edward K. Bowdon, University of Arkansas; C. George Brockus, U.S. Naval Academy; D. R. Clutterham, Florida Institute of Technology; Darrow F. Dawson, University of Missouri-Rolla; Robert N. Dreyer, Chattanooga State Technical Community College; Souhail El-Asfouri, University of Houston; Donald E. Kirk, Naval Post graduate School; Matthew McCann, The University of Steubenville; Gerald Peterson, University of Arizona; Sudhakar M. Reddy, University of Iowa; Gilbert Shaw, University of Oregon; James H. Tracey, University of Colorado, Colorado Springs. # CONTENTS # Preface | 1 | Overview | | |------|----------------------------------------------|----| | 1.1 | Introduction | 1 | | 1.2 | Electronic Circuit Level | 3 | | 1.3 | Logic Level | 3 | | 1.4 | Programming Level | 5 | | 1.5 | Computer Systems Level | 6 | | 1.6 | Summary | 7 | | 1.7 | References | 8 | | | | | | PAF | RT I THE LOGIC LEVEL | | | 2 | Combinational Logic | | | 2.1 | Overview | 11 | | 2.2 | Introduction | 12 | | 2.3 | Basic Switching Functions | 12 | | 2.4 | Composite Functions | 19 | | | 2.4.1 Generalization of Basic Operations | 22 | | | 2.4.2 Logical Equivalence | 23 | | | 2.4.3 Analysis of Complex Logic Circuits | 23 | | 2.5 | Switching Algebra | 25 | | | 2.5.1 Postulates | 25 | | | 2.5.2 DeMorgan's Theorems | 27 | | | 2.5.3 Duality | 27 | | | 2.5.4 Proof of Theorems | 28 | | | 2.5.5 Generalized DeMorgan's Theorem | 30 | | 2.6 | Canonical Forms and Gate Implementations | 30 | | 2.7 | Algebraic Simplification | 33 | | 2.8 | Karnaugh Map | 40 | | | 2.8.1 Minimization by Karnaugh Maps | 48 | | | 2.8.2 Minimization Procedure | 51 | | | 2.8.3 Don't Care Conditions | 53 | | | 2.8.4 Product-of-Sums Minimization | 55 | | | 2.8.5 Karnaugh Maps for Additional Variables | 59 | | 2.9 | Quine-McCluskey Tables | 60 | | 2.10 | Summary | 65 | | 2.11 | References | 67 | | 2.12 | 2 Problems | 67 | | 3 | Combinational Logic Circuits and Log | gic Technolog | jies | |------|-----------------------------------------|---------------|------| | 3.1 | Overview | | 76 | | 3.2 | Practical Considerations | | 76 | | | 3.2.1 Voltage Assignments | | 77 | | | 3.2.2 Timing | | 79 | | | 3.2.3 Power Requirements | | 82 | | | 3.2.4 Noise Immunity | | 82 | | 3.3 | Logic Technologies | | 83 | | | 3.3.1 Bipolar Technologies | | 84 | | | 3.3.2 MOS Technologies | | 86 | | 3.4 | Standard Logic Circuits | | 87 | | | 3.4.1 NAND, NOR, AND, OR, and NOT Gates | | 88 | | | 3.4.2 AND-OR-INVERT Gates | | 89 | | 3.5 | Decoders | | 91 | | 3.6 | Multiplexers | | 102 | | 3.7 | Summary | | 110 | | 3.8 | References | | 113 | | 3.9 | Problems | | 113 | | 4 | Sequential Logic | | | | 4.1 | Overview | | 117 | | 4.2 | RS Flipflops | | 117 | | 4.3 | Clocked Flipflops | | 123 | | | 4.3.1 RS Flipflops | | 124 | | | 4.3.2 Master-Slave Flipflops | | 127 | | 4.4 | D, T, and JK Flipflops | | 129 | | | 4.4.1 D Flipflops | | 129 | | | 4.4.2 T Flipflops | | 130 | | | 4.4.3 JK Flipflops | | 130 | | 4.5 | Registers | | 132 | | | 4.5.1 Shift Registers | | 132 | | | 4.5.2 Parallel Transfers | | 134 | | 4.6 | Counters | | 137 | | | 4.6.1 Modulo 2 <sup>n</sup> Counters | | 137 | | | 4.6.2 BCD Counters | | 140 | | | 4.6.3 Decoders | | 141 | | 4.7 | State Notation | | 141 | | 4.8 | Synchronous Sequential Circuit Analysis | | 147 | | 4.9 | Synchronous Sequential Circuit Design | | 152 | | 4.10 | More Counters | | 158 | | 4.11 | Summary | | 160 | | 4.12 | References | | 162 | | 4.13 | Problems | | 162 | | 5 | Register-Transfer Logic | | | | 5.1 | Overview | | 1.00 | | | | | 169 | | 5.2 | Register Notation | | 170 | | 5.3 | Register Transfers | 172 | |------|------------------------------------------------------------------------|-----| | | 5.3.1 Conditional Transfers and Sequencing | 174 | | | 5.3.2 Register-Transfer Languages | 178 | | 5.4 | Register-Transfer-Level Components | 179 | | 5.5 | Register-Transfer Modules | 181 | | | 5.5.1 Type T Modules (Transducers) | 181 | | | 5.5.2 Type M Modules (Memories) | 181 | | | 5.5.3 Type DM Modules (Data Operation Combined | | | | with Memory) | 181 | | | 5.5.4 Type K Modules (Control) | 182 | | 5.6 | RTM System Examples | 184 | | 5.7 | Summary | 187 | | 5.8 | References | 189 | | 5.9 | Problems | 190 | | 6 | Arithmetic Unit | | | 0.1 | Occamions | 192 | | 6.1 | Overview Number Pennscentation | 193 | | 6.2 | Number Representation | 193 | | | 6.2.1 Signed-Magnitude Representation | 194 | | | 6.2.2 Ones Complement Representation 6.2.3 Addition in Ones Complement | 194 | | | | 195 | | | 6.2.4 Twos Complement Representation | 196 | | 0.0 | 6.2.5 Addition in Twos Complement | 198 | | 6.3 | Addition | 198 | | | 6.3.1 Half Adder | 198 | | | 6.3.2 Full Adder | 200 | | | 6.3.3 Serial Adders | 201 | | 0.4 | 6.3.4 Parallel Adders | 204 | | 6.4 | Multiplication | 210 | | 6.5 | Division | 214 | | 6.6 | Logic Operations | 214 | | | 6.6.1 Basic Logic Operations | 217 | | | 6.6.2 Shifts | 218 | | | 6.6.3 Comparators | 226 | | | 6.6.4 Error-Detecting Circuits | 229 | | 6.7 | BCD Adders | 232 | | 6.8 | Floating Point Binary Arithmetic | 233 | | | 6.8.1 Multiplication and Division | 235 | | | 6.8.2 Addition and Subtraction | 236 | | 6.9 | Summary | 239 | | 6.10 | | 239 | | 6.11 | Problems | 239 | | PAI | RT II THE PROGRAMMING LEVEL | | | 7 | Machine Language Programming | | | 7.1 | Overview | 247 | | 7.2 | Instructions | 248 | | | | | ### vi Contents | | 7.2.1 Four-Address Instructions | 250 | |----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | | 7.2.2 Three-Address Instructions | 251 | | | 7.2.3 Two-Address Instructions | 252 | | | 7.2.4 One-Address Instructions | 253 | | | 7.2.5 Zero-Address Instructions | 254 | | | 7.2.6 Pushdown Stacks | 254 | | 7.3 | Instruction Types | 257 | | | 7.3.1 Addressing | 258 | | 7.4 | Execution of Instructions | 270 | | 7.5 | Machine Language Programming | 271 | | 7.6 | Programming Techniques | 278 | | | 7.6.1 Counters | 278 | | | 7.6.2 Pointers | 280 | | | 7.6.3 Loops | 280 | | | 7.6.4 Subroutines | 284 | | 7.7 | Instruction Sets of Computers | 286 | | 7.8 | Summary | 288 | | 7.9 | References | 290 | | 7.10 | Problems | 290 | | | | | | | | | | 8 | Assembly Language Programming | | | 8.1 | Overview | 295 | | 0.1 | | 200 | | | | 206 | | 8.2 | Assembly Language | 296<br>297 | | | Assembly Language<br>8.2.1 Instruction Format | 297 | | | Assembly Language<br>8.2.1 Instruction Format<br>8.2.2 Data Format | 297<br>297 | | | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters | 297<br>297<br>298 | | 8.2 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs | 297<br>297<br>298<br>299 | | 8.2 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler | 297<br>297<br>298<br>299<br>302 | | 8.2 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations | 297<br>297<br>298<br>299<br>302<br>306 | | 8.2 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros | 297<br>297<br>298<br>299<br>302<br>306<br>306 | | 8.2<br>8.3<br>8.4 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros 8.4.2 Number Representations | 297<br>297<br>298<br>299<br>302<br>306<br>306<br>307 | | 8.2<br>8.3<br>8.4 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros 8.4.2 Number Representations Programmed Input/Output Transfers | 297<br>297<br>298<br>299<br>302<br>306<br>306<br>307<br>308 | | 8.2<br>8.3<br>8.4 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros 8.4.2 Number Representations Programmed Input/Output Transfers Symbolic Programming | 297<br>297<br>298<br>299<br>302<br>306<br>306<br>307<br>308<br>317 | | 8.2<br>8.3<br>8.4 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros 8.4.2 Number Representations Programmed Input/Output Transfers Symbolic Programming 8.6.1 Storage of Characters | 297<br>297<br>298<br>299<br>302<br>306<br>306<br>307<br>308<br>317<br>317 | | 8.2<br>8.3<br>8.4 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros 8.4.2 Number Representations Programmed Input/Output Transfers Symbolic Programming 8.6.1 Storage of Characters 8.6.2 Reading Character Strings | 297<br>297<br>298<br>299<br>302<br>306<br>306<br>307<br>308<br>317<br>317<br>318 | | 8.3<br>8.4<br>8.5<br>8.6 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros 8.4.2 Number Representations Programmed Input/Output Transfers Symbolic Programming 8.6.1 Storage of Characters 8.6.2 Reading Character Strings 8.6.3 Tables | 297<br>297<br>298<br>299<br>302<br>306<br>306<br>307<br>308<br>317<br>317<br>318<br>320 | | 8.3<br>8.4<br>8.5<br>8.6 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros 8.4.2 Number Representations Programmed Input/Output Transfers Symbolic Programming 8.6.1 Storage of Characters 8.6.2 Reading Character Strings 8.6.3 Tables Loaders | 297<br>297<br>298<br>299<br>302<br>306<br>306<br>307<br>308<br>317<br>317<br>318<br>320<br>323 | | 8.3<br>8.4<br>8.5<br>8.6 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros 8.4.2 Number Representations Programmed Input/Output Transfers Symbolic Programming 8.6.1 Storage of Characters 8.6.2 Reading Character Strings 8.6.3 Tables Loaders High-Level Languages and Translators | 297<br>297<br>298<br>299<br>302<br>306<br>306<br>307<br>317<br>317<br>318<br>320<br>323<br>325 | | 8.3<br>8.4<br>8.5<br>8.6 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros 8.4.2 Number Representations Programmed Input/Output Transfers Symbolic Programming 8.6.1 Storage of Characters 8.6.2 Reading Character Strings 8.6.3 Tables Loaders High-Level Languages and Translators 8.8.1 A Simple Compiler | 297<br>297<br>298<br>299<br>302<br>306<br>307<br>308<br>317<br>318<br>320<br>323<br>325<br>327 | | 8.3<br>8.4<br>8.5<br>8.6 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros 8.4.2 Number Representations Programmed Input/Output Transfers Symbolic Programming 8.6.1 Storage of Characters 8.6.2 Reading Character Strings 8.6.3 Tables Loaders High-Level Languages and Translators 8.8.1 A Simple Compiler 8.8.2 Program-Oriented Languages | 297<br>297<br>298<br>299<br>302<br>306<br>307<br>308<br>317<br>318<br>320<br>323<br>325<br>327<br>329 | | 8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8.8 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros 8.4.2 Number Representations Programmed Input/Output Transfers Symbolic Programming 8.6.1 Storage of Characters 8.6.2 Reading Character Strings 8.6.3 Tables Loaders High-Level Languages and Translators 8.8.1 A Simple Compiler 8.8.2 Program-Oriented Languages Microprogramming | 297<br>297<br>298<br>299<br>302<br>306<br>307<br>308<br>317<br>318<br>320<br>323<br>325<br>327<br>329<br>329 | | 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8.8<br>8.9<br>8.10 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros 8.4.2 Number Representations Programmed Input/Output Transfers Symbolic Programming 8.6.1 Storage of Characters 8.6.2 Reading Character Strings 8.6.3 Tables Loaders High-Level Languages and Translators 8.8.1 A Simple Compiler 8.8.2 Program-Oriented Languages Microprogramming Executives and Operating Systems | 297 297 298 299 302 306 306 307 308 317 318 320 323 325 327 329 331 | | 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8.8<br>8.9<br>8.10<br>8.11 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros 8.4.2 Number Representations Programmed Input/Output Transfers Symbolic Programming 8.6.1 Storage of Characters 8.6.2 Reading Character Strings 8.6.3 Tables Loaders High-Level Languages and Translators 8.8.1 A Simple Compiler 8.8.2 Program-Oriented Languages Microprogramming Executives and Operating Systems Summary | 297 297 298 299 302 306 306 307 308 317 318 320 323 325 327 329 331 333 | | 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8.8<br>8.9<br>8.10 | Assembly Language 8.2.1 Instruction Format 8.2.2 Data Format 8.2.3 Special Characters 8.2.4 Sample Programs A Two-Pass Assembler Other Pseudo-Operations 8.4.1 Macros 8.4.2 Number Representations Programmed Input/Output Transfers Symbolic Programming 8.6.1 Storage of Characters 8.6.2 Reading Character Strings 8.6.3 Tables Loaders High-Level Languages and Translators 8.8.1 A Simple Compiler 8.8.2 Program-Oriented Languages Microprogramming Executives and Operating Systems | 297 297 298 299 302 306 306 307 308 317 318 320 323 325 327 329 331 | ### PART III THE SYSTEMS LEVEL | 9 | Memory | | |------|-----------------------------------------------------------|-----| | 9.1 | Overview | 339 | | 9.2 | Main Memory Organization | 339 | | 9.3 | Random-Access Memories | 342 | | | 9.3.1 Magnetic RAM Technologies | 346 | | 9.4 | Read-Only Memories (ROMs) | 348 | | 9.5 | Semirandom-Access and Sequential-Access Memories | 350 | | | 9.5.1 Magnetic Discs | 351 | | | 9.5.2 Floppy Discs | 352 | | | 9.5.3 Winchester Discs | 353 | | | 9.5.4 Shift Register Memories | 353 | | | 9.5.5 Optical Memories | 354 | | | 9.5.6 Magnetic Tapes | 354 | | 9.6 | Magnetic Recording Techniques | 355 | | | 9.6.1 Return-to-Zero Recording | 356 | | | 9.6.2 Return-to-Bias Recording | 357 | | | 9.6.3 Nonreturn-to-Zero Recording | 357 | | 9.7 | Memory Hierarchies | 358 | | 9.8 | Summary | 360 | | 9.9 | References | 361 | | 9.10 | Problems | 362 | | | | | | 10 | Language Contract | | | 10 | Input/Output | | | 10.1 | Overview | 364 | | 10.2 | External Devices | 364 | | 10.3 | Input/Output Requirements | 366 | | 10.4 | Modes of Control | 368 | | | 10.4.1 Programmed Input/Output | 368 | | | 10.4.2 Interrupts | 368 | | 10.5 | Modes of Transfer | 376 | | | 10.5.1 Direct Transfer | 376 | | | 10.5.2 Buffered Transfer | 377 | | | 10.5.3 Direct Memory Access | 379 | | 10.6 | Survey of Typical Input/Output Devices | 383 | | | 10.6.1 Keyboards and Terminals | 384 | | | 10.6.2 Display Devices and Plotters | 385 | | | 10.6.3 Printers | 387 | | | 10.6.4 Paper Tape | 388 | | | 10.6.5 Cards | 389 | | | 10.6.6 Analog-to-Digital and Digital-to-Analog Converters | 389 | | 10.7 | Summary | 397 | | 10.8 | References | 399 | | 10.9 | Problems | 399 | | 11 | Computer Systems | | |-------|------------------------------------------------|------------| | 11.1 | Overview | 402 | | 11.2 | Organization of a Typical Computer | 402 | | 11.2 | 11.2.1 Bus Organization | 404 | | | 11.2.2 Instruction Control | 406 | | 11.3 | The HP-35 Calculator | 414 | | 22.0 | 11.3.1 Read-Only Memories | 417 | | | 11.3.2 Control and Timing Circuit | 418 | | | 11.3.3 Arithmetic and Register Circuit | 418 | | 11.4 | Hewlett-Packard 41C | 419 | | | 11.4.1 Organization | 420 | | 11.5 | The MCS-4 Microcomputer | 422 | | | 11.5.1 4004 CPU | 422 | | | 11.5.2 Address Register and Address Incremeter | 426 | | | 11.5.3 Index Register | 426 | | | 11.5.4 Adder | 426 | | | 11.5.5 Instruction Register | 427 | | | 11.5.6 Input/Output Circuits | 427 | | | 11.5.7 System Organization | 427 | | | 11.5.8 Instructions | 429 | | 11.6 | PDP-8 Minicomputer | 429 | | | 11.6.1 Instructions | 430 | | | 11.6.2 Interrupts | 431 | | 11.7 | PDP-11 | 431 | | | 11.7.1 CPU Structures | 434 | | | 11.7.2 Instructions | 434 | | | 11.7.3 Control | 435 | | | 11.7.4 Interrupts | 436 | | 11.8 | VAX-11 | 436 | | | 11.8.1 Organization | 437 | | | 11.8.2 Data Types | 439 | | | 11.8.3 Instructions | 439 | | | 11.8.4 Memory Management | 441 | | 11.9 | Motorola M6800 | 441 | | | 11.9.1 M6800 System | 442<br>444 | | | 11.9.2 M6800 Instructions | 444 | | 11.10 | | 444 | | | 11.10.1 M68000 Organization | 444 | | | 11.10.2 Data Types | 446 | | | 11.10.3 M68000 Instructions | 446 | | | 11.10.4 M68000 System | 440 | | 11.11 | | 447 | | | 11.11.1 Data Formats | 448 | | | 11.11.2 Instructions | 450 | | | 11.11.3 Operation | 450 | | | 11.11.4 Interrupts | 452 | | 11.12 | Computer Networks | 456 | | | LI IZ I NETWORK COMMUNICATION | 700 | | | 11.12.2 Co | ommunication Channels | 457 | |-------|--------------|----------------------------------|-----| | | 11.12.3 Da | ata Communications Protocols | 458 | | 11.13 | Summary | | 458 | | 11.14 | Reference | S | 460 | | 11.15 | Problems | | 460 | | | | | | | Арр | endix A | Review of Binary Arithmetic | | | A.1 | Overview | | 463 | | A.2 | 0 102 120 11 | mber System | 464 | | A.3 | | nber System | 470 | | A.4 | | nal Number System | 473 | | A.5 | Problems | | 475 | | | | | | | Ann | endiy B | Answers to Selected Odd-Numbered | | | App | endix D | Problems | 478 | | | | 1 Toblemo | | | App | endix C | Computer Acronyms | 486 | | , tpp | ona.x o | | | | Glos | sary | | 487 | | | , | | | | Bibli | ography | | 506 | | | | | | | Inde | × | | 511 | | | | | | # Overview What are you able to build with your blocks? Castles and palaces, temples and docks. Robert Louis Stevenson The theme of this book is the diversity of levels in the structures of digital computers and other digital systems. This chapter defines the levels that we will study and provides an overview of the book. ### 1.1 INTRODUCTION Modern digital computers are complex systems. To understand them, we will view them as a hierarchy of system levels, as first described by Bell and Newell (1971). We will consider four basic levels: electronic circuits, logic, programming, and computer systems. (The logic level is further divided into three sublevels: combinational logic, sequential logic, and register-transfer logic.) Since a thorough understanding of electronic circuits requires some advanced knowledge of physics and mathematics, we will concentrate on the other three levels, which are unique to computers and to digital technology. The levels nest together in a hierarchy. At each level the system may be described in terms of appropriate components, structures, and system behavior. The components at a particular level obey certain physical or mathematical laws and combine to make structures. Together, the components and structures determine the behav- ior of the system at that level. Each level also has a distinct language or languages to describe components and their connections. Table 1.1 shows the system levels with examples of their components and structures. Note that structures at one level can become components at another level. For example, gates and flipflops are both structures at the electronic circuit level, but gates are components at the combinational logic sublevel and flipflops are components at the sequential logic sublevel. The purpose of this book is to study each computer level (except the electronic circuit level) briefly, yet in enough detail to show its characteristics and importance to computer systems. Because digital technology is rapidly changing, not all the levels we will study are well established or well understood. While the lowest levels have been organized or codified for several decades, the newer levels—particularly the register-transfer level and the computer systems level—change constantly. New levels may yet emerge. In addition, the levels described here cannot completely describe computer system behavior, since they exclude mechanical devices, such as card readers, teletype terminals, and line printers. We will study such devices briefly in chapter 10 to see how they interact with other structures and to improve our knowledge of computer hardware. TABLE 1.1 HIERARCHY OF SYSTEM LEVELS WITH EXAMPLES OF STRUCTURES AND COMPONENTS | LEVEL | STRUCTURES | Components | |----------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | Computer systems | Computers, networks | Controls, processors, memories | | Programming | Programs | Instructions, subroutines, memories, operators | | Lorio | | | | Logic<br>Register-transfer | Circuits—arithmetic unit | Registers, data operators | | Sequential | Circuits—counters, registers | Flipflops-RS, JK, T, D | | Combinational | Circuits—encoders, decoders | Gates—AND, OR, NOT,<br>NOR, NAND | | Electronic Circuit | Circuits—gates,<br>multivibrators (flip-<br>flops), amplifiers | Active—transistors,<br>voltage sources<br>Passive—resistors,<br>capacitors, inductors,<br>diodes | The study of computer systems is similar to the study of human systems. Humans, too, can be studied at many levels, for example the anatomical, the neurological, the biochemical, the psychological, the sociological, and the anthropological, to name just a few. An attempt to classify such a study would yield a hierarchy in which some structures at one level, say the biochemical, become components at another level, say the physiological. In other cases, the hierarchy is not clear. Just as there are careers in human systems that involve primarily one level, so there are careers in computer systems that concentrate on one level, such as programming or logic design. Yet a knowledge of the impact of one level on the entire system is important in order to analyze, design, and use systems successfully. The rest of this chapter contains brief overviews of system levels. All the ideas introduced here will be discussed in more detail in later chapters. Some of the words and concepts may be unfamiliar to you now but will become familiar as you progress through the book. This chapter is intended to provide a framework for understanding the hierarchy of system levels; it is not intended to introduce any level rigorously. ### 1.2 ELECTRONIC CIRCUIT LEVEL The lowest level shown in table 1.1 is the electronic circuit level. (A lower level might combine electromagnetic theory and quantum mechanics to explain the operation of the components at this level.) Its components can be passive (such as resistors, capacitors, inductors, and diodes) or active (such as voltage or current sources and transistors). Circuit behavior is characterized by continuous waveforms of voltage and current, which can be described by differential equations. We will not consider the electronic circuit level in any detail since it requires a knowledge of circuit analysis and physics beyond that assumed for this book. However, we will consider how the technologies chosen to implement electronic circuit design, for example metal-oxide-semiconductor (MOS) technology, affect other levels of computer operation. ### 1.3 LOGIC LEVEL The concept of logic level is unique to digital technology. The preceding electronic circuit level, in contrast, is useful for many technologies. The difference between the two levels is most obvious in circuit behavior. At the logic level, circuit behavior is described by discrete binary variables that are called 0 and 1, or low and high, regardless of the exact voltages to which they correspond. At the electronic circuit level, circuit behavior is described by continuous waveforms that require analysis by differential equations, a far more complex form of mathematics. If operation of a logic circuit depends only on the current values of the inputs, it is called *combinational logic*. The mathematics necessary to describe combinational logic is switching algebra. The components perform logical operations such as logical addition (OR) and logical multiplication (AND), which are analogous to conventional addition and multiplication. (We will define these operations precisely in chapter 2.) The components that implement the operations are connected at their terminals in much the same way that electronic components are connected. The signals are considered to be discrete 0s or 1s. After learning to analyze and design combinational logic circuits with switching algebra, we will look at some simple map and table methods for combinational logic. We will also look at integrated circuits that have several combinational logic circuits on single chips of silicon. We will consider how integrated circuits have modified older methods of combinational logic design. The sequential logic sublevel characterizes logic circuits whose behavior depends in part on the past history of the circuit. In addition to the logic components used at the combinational logic sublevel, the sequential logic sublevel requires memory or delay components, such as flipflops. A flipflop is a small storage unit whose output can be either 0 or 1. Difference equations, the discrete analog of the differential equations used at the electronic circuit level, describe circuit behavior. We will study two basic types of sequential logic circuits—registers and counters. Ordinarily, computers and other digital systems operate with a basic unit of information called a word. For a given system a word has a standard number of bits, usually ranging from 4 to 64, where each bit can be either 0 or 1. Registers store information and usually hold one word, but they can be shorter or longer as needed. Counters, as their name implies, count computer operations or time intervals and are basic to the timing and control of a computer. While both the combinational logic sublevel and the sequential logic sublevel have been standardized for nearly as long a time as electronic computers have existed, the last logic sublevel, the register-transfer level, is new and uncertain. Its components are registers and transfer paths between registers. The behavior of a register-transfer system is represented by the sequence of bit values. Contents of the registers can be combined by logical operations, 此为试读,需要完整PDF请访问: www.ertongbook.com