国外著名高等院校 信息科学与技术优秀教材 # 计算机系统组成与体系结构 Computer Systems Organization & Architecture D. Carpinelli John 人民邮电出版社 www.pptph.com.cn Pearson Education 出版集团 #### 国外著名高等院校信息科学与技术优秀教材 ## 计算机系统组成与体系结构 (英文版) **Computer Systems Organization & Architecture** John D. Carpinelli #### 图书在版编目(CIP)数据 计算机系统组成体系结构 / (美)卡帕里(Carpinel li,J.D.)著. 一北京:人民邮电出版社, 2002.1 国外著名高等院校信息科学与技术优秀教材 ISBN 7-115-09918-9 I. 计... II. 卡... III. 计算机体系结构一高等学校一教材一英文 IV. TP303 中国版本图书馆 CIP 数据核字 (2001) 第 086888 号 #### 版权声明 English Reprint Edition Copyright © 2001 by PEARSON EDUCATION NORTH ASIA LIMITED and PEOPLE'S POSTS & TELECOMMUNICATIONS PUBLISHING HOUSE. Computer System Organization & Architecture by John D. Carpinelli Copyright © 2001 All Rights Reserved. Published by arrangement with Addison Wesley, Pearson Education, Inc. This edition is authorized for sale only in People's Republic of China(excluding the Special Administrative Regions of Hong Kong and Macau). 著作权合同登记 图字: 01-2001-4833 号 国外著名高等院校信息科学与技术优秀教材 #### 计算机系统组成与体系结构 (英文版) - ◆ 著 John D. Carpinelli 责任编辑 陈 昇 - ◆ 人民邮电出版社出版发行 北京市崇文区夕照寺街 14号邮编 100061 电子函件 315@ pptph.com.cn 网址 http://www.pptph.com.cn 读者热线 010-67129212 010-67129211(传真) 北京汉魂图文设计有限公司制作 北京朝阳展望印刷厂印刷 新华书店总店北京发行所经销 - ♦ 开本:800×1000 1/16 印张:38 字数:852 千字 2002年1月第1版 印数:1-3500册 2002年1月北京第1次印刷 著作权合同登记 图字:01 - 2001 - 4833 号 ISBN 7-115-09918-9/TP·2651 定价:48.00元 #### 内容提要 本书详述了有关计算机及其子系统设计的基本概念及相关知识。全书由三大部分组成:第一部分是数字逻辑和有限状态机,介绍了布尔代数基础、数字部件、组合逻辑和顺序逻辑、可编程逻辑器件。有限状态机是全书的基础。第二部分是计算机组成和系统结构,内容包括指令集系统结构、计算机组成、寄存器传输语言、CPU 设计、控制部件设计、算术运算、存储器结构、I/O 结构。第三部分是高级专题,内容包括 RISC 计算机和并行处理。 本书内容适度、可读性好、实用性强,适合作为计算机工程、计算机科学、电子工程、信息系统等专业的计算机体系结构课程的教材。 ### 出版说明 2001 年,教育部印发了《关于"十五"期间普通高等教育教材建设与改革的意见》。该文件明确指出,"九五"期间原国家教委在"抓好重点教材,全面提高质量"方针指导下,调动了各方面的积极性,产生了一大批具有改革特色的新教材。然而随着科学技术的飞速发展,目前高校教材建设工作仍滞后于教学改革的实践,一些教材内容陈旧,不能满足按新的专业目录修订的教学计划和课程设置的需要。为此该文件明确强调,要加强国外教材的引进工作。当前,引进的重点是信息科学与技术和生物科学与技术两大学科的教材。要根据专业(课程)建设的需要,通过深入调查、专家论证,引进国外优秀教材。要注意引进教材的系统配套,加强对引进教材的宣传,促进引进教材的使用和推广。 邓小平同志早在 1977 年就明确指出:"要引进外国教材,吸收外国教材中有益的东西。"随着我国加入 WTO,信息产业的国际竞争将日趋激烈,我们必须尽快培养出大批具有国际竞争能力的高水平信息技术人才。教材是一个很关键的问题,国外的一些优秀教材不但内容新,而且还提供了很多新的研究方法和思考方式。引进国外原版教材,可以促进我国教学水平的提高,提高学生的英语水平和学习能力,保证我们培养出的学生具有国际水准。 为了贯彻中央"科教兴国"的方针,配合国内高等教育教材建设的需要,人民邮电出版 社约请有关专家反复论证,与国外知名的教材出版公司合作,陆续引进一些信息科学与技术 优秀教材。第一批教材针对计算机专业的主干核心课程,是国外著名高等院校所采用的教材, 教材的作者都是在相关领域享有盛名的专家教授。这些教材内容新,反映了计算机科学技术 的最新发展,对全面提高我国信息科学与技术的教学水平必将起到巨大的推动作用。 出版国外著名高等院校信息科学与技术优秀教材的工作将是一个长期的、坚持不懈的过程,我社网站(www.pptph.com.cn)上介绍了我们首批陆续推出的图书的详细情况,后续教材的引进和出版情况我们会及时在网上发布,敬请关注。希望广大教师和学生将使用中的意见和建议及时反馈给我们,我们将根据您的反馈不断改进我们的工作,推出更多更好的引进版信息科学与技术教材。 人民邮电出版社 2001 年 12 月 #### 序言 由 John D. Carpinelli 编著的《Computer Systems Organization & Architecture》一书由 Addison Wesley 出版社出版。本书的定位是要为计算机工程、计算机科学、电子工程、信息系统等专业的本科生提供一本内容适度、可读性好和实用性强的"计算机系统组成与体系结构"教材。 全书由三大部分组成。第一部分是数字逻辑和有限状态机,介绍了布尔代数基础、数字部件、组合逻辑和顺序逻辑、可编程逻辑器件。有限状态机是全书的基础。第二部分是计算机组成和系统结构,内容包括指令集系统结构、计算机组成、寄存器传输语言、CPU设计、控制部件设计、算术运算、存储器结构、I/O结构。第三部分是高级专题,内容包括RISC计算机和并行处理。 本书的主要特点如下: - 1. 突出介绍设计方法。本书系统全面地介绍了计算机的设计方法,包括寄存器级设计,简单 CPU 设计、控制器设计、存储器设计和输入输出设计等。通过学习,读者能够掌握计算机的设计方法。 - 2. 实践性强。全书每章都有实践性很强的内容,例如: LED 设计、Java Applet, 硬件描述语言、当今 CPU 中的映射策略, Itanium 处理器的 Cache 层次结构, i960 的 I/O 处理器, RS-422 串行标准, PowerPC 750 RISC CPU 的寻址方式、RISC CPU 的寄存器窗口和寄存器命名。 - 3. 从历史观点介绍设计方法。全书每章都有历史回顾,便于读者了解设计方法,例如,数字电路实现和有限状态机、Intel 早期的微处理器、冯·诺依曼和哈佛结构、Intel 微处理器的存储器、协处理器。 - 4. 介绍了计算机实例和标准。例如,可编程逻辑器件、8085 微处理器指令集系统结构、基于 8085 的计算机、VHD-VHSIC 硬件描述语言、8085 微处理器的内部系统结构、Pentium 处理器、IEEE 754 浮点数标准、Pentium/Windows 个人计算中的存储器管理、串行通信标准、Itanium 微处理器等。 另外,Addison Wesley 公司网站上还提供了 CPU 模拟器软件和其他一些相关资源。 本书可作为计算机、电子工程等专业本科生的教材或参考书,也可作为相关专业研究生的教材和参考书。 清华大学计算机系教授 护练 2001年11月18日 #### **Preface** #### Introduction This book is designed for use in a computer organization or computer architecture course typically offered by computer engineering, computer science, electrical engineering, or information systems departments. Such a course would typically be at the junior or senior level, or at an advanced sophomore level. This book is also appropriate for bridge courses for graduate students in computer engineering, computer science, electrical engineering, or information systems. There are no formal prerequisites for this book. Many students will have taken a course in digital circuits before using this book; although helpful, this is not absolutely necessary. I have included two chapters of background material on digital circuits and finite state machines for students lacking this background. Students do not need to know any specific programming language, but they should be able to follow an algorithm written in pseudo-code. #### My Approach In the past, I've taught the topics in this book using different texts. No text was perfect. Some started at too high a level of complexity, losing students in minutiae and details before they could grasp the fundamental concepts. Others covered material without cohesion between topics. These issues, and others, caused problems for my students. I wrote this book to address these problems and to improve student learning. It is my hope that I've successfully resolved some of the problems found in other texts. Writing this book made me think about a lot more than the material it covers. I considered different ways to present the material, and different design methods. The methods I use in this book are primarily those that worked best for my students. I like to include a lot of design work in my courses. Students learn by doing; they gain a better understanding of why things work the way they do. Accrediting boards, especially in engineering, require design work in the curriculum. This book includes a strong design component, starting with relatively simple designs and progressing to more complex designs. Students seem to prefer a top-down approach to system design; however, studies show that they learn the material better when it is taught bottom-up. To balance these two, I first describe systems top-down. This gives students an overall perspective on the design process, since they know where each piece ultimately fits into the final design. However, I design the systems bottom-up, designing small parts of the system and then integrating them together to form the desired system. I feel that the bottom-up approach provides a better foundation for students to build on concepts learned earlier. I like to illustrate concepts using simple examples. This allows me to introduce concepts without too many other details that confuse the presentation. For example, the book introduces CPU design with a 4-instruction, Very Simple CPU. After students have gone through this design, the book presents the more complex, 16-instruction Relatively Simple CPU that builds on the design techniques used for the Very Simple CPU while also introducing some more advanced techniques. This CPU is used in other design examples throughout the book. This book uses the Relatively Simple CPU as a running theme. I start by specifying its instruction set architecture, and then design a simple computer using this CPU. The book then presents the design of the CPU itself, using both hardwired and microcoded control. Later in the book, I use this CPU to illustrate other topics, such as how interrupts are processed within the CPU. Such continuity minimizes the amount of extraneous material that students must learn, allowing them to concentrate on the concepts being taught. For the topic of CPU design, specifically the control unit of the CPU, I use a finite state machine approach. By specifying the operations necessary to fetch, decode, and execute instructions as a straightforward sequence, I believe this gives students a better understanding of how the CPU processes instructions. It also offers the advantage of partitioning the design into two parts: specifying operations and implementing them. Finally, I think students learn better when they can relate concepts to real-world systems. I've included real-world examples, both historical and current, in each chapter to meet this student need. #### Scope of Coverage This book covers a wide range of topics, from basic digital circuits through parallel processing. First, let's look at the topics covered in each chapter; then we'll describe possible paths through the text. This book is divided into three parts, each described below. #### Digital Logic and Finite State Machines The first part, *Digital Logic and Finite State Machines*, contains the first two chapters. Chapter 1, *Digital Logic Fundamentals*, introduces the basics of Boolean algebra and digital components, using both combinatorial and sequential logic. It introduces some of the more complex components used in the designs found throughout the text. This chapter includes a real-world section on programmable logic devices. Students use this material in their designs throughout the book. Chapter 2 provides an *Introduction to Finite State Machines*. Such a chapter isn't typically found in a book on computer organization and architecture, but I felt it was important to have it in this book. The control unit of a microprocessor is a finite state machine; learning the basics of finite state machines makes it easier to understand how microprocessors work and why they work the way they do. Finite state machines are used extensively in the designs of CPUs in Chapters 6 and 7. #### **Computer Organization and Architecture** The second part of this book, *Computer Organization and Architecture*, covers the following eight chapters. Chapter 3 covers the *Instruction Set Architecture* (ISA) of a microprocessor. When you set out to design a microprocessor, you first determine the tasks it must perform, and then specify the instructions, internal registers, and other ISA components it needs to perform these tasks. The ISA is the first step in the design process. The text looks at *Computer Organization* in Chapter 4. It examines how the processor connects to memory and input/output devices in a computer. This chapter also examines how physical memory is constructed. It provides a strong foundation on which the rest of this book is built. Two simple computer organizations are presented in this chapter. The first is based on the Relatively Simple CPU, an instructional aid used throughout this text; the other is a real-world design based on Intel's 8085 microprocessor. Chapter 5 examines *Register Transfer Languages*. RTLs are used throughout the book to design microprocessors and other computer system components. This chapter presents the basic syntax of RTL and some typical designs. This gives students the knowledge needed to design systems found in this book, as well as systems beyond this text. This chapter also introduces VHDL, a hardware description language widely used in digital design. The next five chapters examine the design of different portions of computer systems in detail. *CPU Design with Hardwired Control* is introduced in Chapter 6. First, this chapter presents the design of a Very Simple CPU from scratch. This illustrates some of the standard CPU design concepts without flooding the students with too many details. Then a more complex but still relatively simple CPU design is presented. The Relatively Simple CPU design uses many of the design techniques used for the Very Simple CPU and also introduces more advanced techniques. A CPU can have one of two types of control units. Hardwired control was introduced in Chapter 6. In Chapter 7 this book presents *Microsequencer Control Unit Design*. This type of control is used in many advanced microprocessors available today. First, this chapter presents the design of a microsequencer for the Very Simple CPU developed earlier. As in the previous chapter, this introduces the fundamentals of microsequencers without too many extraneous details. Then this chapter presents the design of a microsequencer for the Relatively Simple CPU, again building on the foundation established by the earlier, simpler example while introducing more advanced design techniques. This chapter also examines the internal organization of a microcoded CPU, the Pentium microprocessor. Chapter 8 examines *Computer Arithmetic*. It looks at different numeric formats and the algorithms to perform arithmetic operations on data in these formats. This chapter examines the hardware to implement these algorithms as well. This chapter also looks at specialized hardware to perform arithmetic operations and the IEEE 754 floating point standard used by all modern processors. Chapter 9 covers the *Memory Organization* in computer systems. It introduces the memory hierarchy, and examines cache and virtual memory in detail. To illustrate their configuration in a typical computer system, this chapter examines the memory hierarchy of a computer with a Pentium microprocessor which runs Windows NT. Input/Output Organization is covered in Chapter 10. It examines the basic input/output (I/O) functions, as well as some methods to improve I/O data transfers. Although this chapter covers interrupts, the section on interrupts may be covered earlier without any loss of continuity. #### **Advanced Topics** The last two chapters comprise the third part of the book, *Advanced Topics*. Chapter 11 covers *Reduced Instruction Set Computing*, or RISC processing. It introduces the rationale for RISC and its main features. As with interrupts in the previous chapter, the material on instruction pipelines in this chapter was written so that it may be covered earlier in the text without any loss of continuity. This chapter also introduces Intel's Itanium microprocessor. Finally, Chapter 12 provides an *Introduction to Parallel Processing*. It presents the basic organizations and topologies of multiprocessor systems. It examines interprocessor communication and memory organization, and presents parallel algorithms for common functions. #### **FEATURES** This book includes several features designed to make the material more accessible to students. Some of the features are listed below. • Practical Perspectives. These perspectives help students understand why systems are designed the way they are, and show students how the concepts are - applied to real systems. Examples of these perspectives include why LED displays are designed active low, and how cache memory is organized in the Itanium microprocessor. - Historical Perspectives. These perspectives describe components, systems, or events from the past. They help students gain an understanding by introducing timelines and important events in computer design. Examples of these perspectives include the timeline of Intel's early microprocessors and how the Pentium microprocessor got its name. - Real-World Examples. Each chapter ends with an example of a real-world component or system, or a commonly used standard. This gives the students a better understanding of the concepts covered in the book. These sections examine the internal organization of several microprocessors, ranging from the 25-year-old 8085 to the latest Itanium. They also look at how the topics covered in the chapter are implemented in real-world systems, such as cache and virtual memory management in Pentium/Windows computers. Finally, these sections examine standards used in computer design, such as the IEEE 754 Floating Point Standard and the Universal Serial Bus Standard. #### PATHS THROUGH THE BOOK The path an instructor uses for this book depends on the background of the students in the class. If the students have no background in digital logic, they should start at the beginning of the book. They would typically begin by covering Chapters 1, 2, 3, and 4. They could then study all of Chapter 5, or only the sections on RTL, and some or all of Chapter 6. The course can include Chapters 7 and 8, or exclude them without a loss of continuity. Most courses would then cover Chapters 9 and 10. Time permitting, the instructor could cover Chapters 11 and/or 12, or selected topics from these chapters. If the students have already taken a course in digital design, they can skip Chapter 1 and probably Chapter 2. Some digital design courses do not cover finite state machines, or do so at a cursory level. If this is the case, Chapter 2 can be included in the course or assigned to students as a self-study topic or reference. From here, the course would normally cover Chapters 3 to 7. Chapter 8 is optional, depending on the preference of the instructor. The course would then cover Chapters 9, 10, and 11, and, as an option, some or all of Chapter 12. Regardless of the path used, the instructor may wish to make some modifications. An instructor may wish to replace some of the real-world sections with other material. For example, Chapter 5 introduces VHDL. If the course using this book is a pre-requisite or co-requisite for a lab which uses Verilog, it would be appropriate to introduce material on Verilog rather than cover the VHDL section. Instructors should note that some of the real-world sections build on earlier sections. Chapters 3, 4, and 6 all use the 8085 microprocessor in their real-world sections, and the Pentium microprocessor introduced in Chapter 7 is used in the real-world computer discussed in Chapter 9. A couple of topics could fit well in several places in the text. This is especially true for the material on interrupts in Chapter 10 and instruction pipelines in Chapter 11. I wrote this material to be self-contained, so that instructors can cover it along with earlier chapters without breaking the flow of the material. Instructors can cover these topics after Section 6.4, or with their present chapters in the book. #### Supplements There is a variety of supplemental material available for use with this book. Some are available to everyone; others are only available to instructors. All of the following supplements are available at the book's companion web site at http://www.awl.com/carpinelli. #### Supplements Available to Everyone - Relatively Simple CPU Simulator. This simulator allows students to enter a program, assemble it, and simulate its execution. The simulator animates the flow of data within the CPU to give students a better feel for how the CPU works. The simulator is written as a Java applet that can be run using any Java-enabled web browser on any computing platform. Additional simulators will be regularly added to the book's companion web site. - *Figures*. All figures in this book have been converted to image files. Instructors may download these files for use in preparing their classroom presentations. #### Supplements Available Only to Instructors - Solutions Manual. A solutions manual containing solutions for every problem in this book is available. This manual is for qualified instructors only. It is available through your Addison Wesley sales representative or by sending an e-mail message to aw.cse@awl.com. - Instructor's Manual. An instructor's manual is available for this book. It includes prerequisite topics, outcomes, and a summary for each chapter, as well as author's comments. As with the solutions manual, this manual is for qualified instructors only. It is available through your Addison Wesley sales representative or by sending an e-mail message to aw.cse@awl.com. #### Acknowledgments There is only one author listed for this book, but many people influenced its development and final form. Perhaps the greatest influence on this book is the students who have taken my undergraduate computer organization and architecture courses during the past 15 years. They have given me great feedback about what works and what does not when explaining the topics in this book. I've tried to use their feedback as much as possible in preparing this book because I trust their opinions. I especially thank the students who have tested preliminary versions of some chapters during the past few semesters. Although I specified the basic functions of the Relatively Simple CPU simulator, it was implemented by four of my students, Aamish Kapadia, Ray Bobrowski, Leo Hendriks, and Benedicto Catalan. They did much more than simply code the simulator; they suggested and implemented several of its features. The simulator has more features and is much more user-friendly because of their efforts. My colleagues at the New Jersey Institute of Technology were extremely helpful while preparing this book. Sol Rosenstark, who has written several books, provided invaluable advice from the beginning that made writing this book much easier. Tony Lambiase, Ken Sohn, and Joe Strano were always available to discuss the topics in this book, teaching and writing styles, and matters completely unrelated to this book. Our off-campus lunches broke many instances of writer's block. I developed most, but not all, of the figures in this book. Thanks to Intel Corporation for granting permission to reprint several of their figures, and to Michelle Evans for arranging reprint permissions. The publishing team at Addison Wesley has been terrific right from the start of this project. My editor, Susan Hartman Sullivan, and assistant editor, Lisa Kalner, provided the guidance and encouragement I needed to complete this book. As a first-time textbook author, I'm sure that I needed more help than more seasoned authors; I could not have completed this book without them. (And thanks for the iguana, Lisa.) Thanks also to Pat Mahtani, Michael Hirsch, Mary Boucher, Jennifer Pelland, Regina Hagen, and Joyce Cosentino of Addison Wesley, and Marilyn Lloyd of Pre-Press Company. The reviewers for this book were very helpful. Their critiques and suggestions were an important factor in improving the manuscript, both in correcting errors and clarifying the presentation. The reviewers for this book are listed below. - Murray R. Berkowitz (Towson University) - Jose G. Delgado-Frias (University of Virginia) - Ata Elahi (Southern Connecticut State University) - Hassan Farhat (University of Nebraska) - John C. Kelly, Jr. (North Carolina A&T State University) - Rabi Mahapatra (Texas A&M University) - Robert McIlhenny (California State University, Northridge) - Paliath Narendran (University at Albany—SUNY) - Yusuf Ozturk (San Diego State University) - Ralph L. Place (Ball State University) - John B. Zuckerman (Texas A&M University) Finally, I'd like to thank my family and friends for their support and encouragement throughout the writing of this book. Thanks to my wife, Mary, for her love, understanding, and undying support. And thanks to my daughter, Maria, whose arrival during the writing of this book was a most welcome distraction. ## Table of Contents | Pari I Diq | iral L | ogic and Finite State Machines | |------------|--------|------------------------------------------------------------| | - CHAPTER | 1 | DIGITAL LOGIC FUNDAMENTALS 3 | | | 1.1 | Boolean Algebra 4 | | | | 1.1.1 Basic Functions 4 | | | | 1.1.2 Manipulating Boolean Functions 6 | | | 1.2 | Basic Combinatorial Logic 13 | | | 1.3 | More Complex Combinatorial Components 16 | | | | 1.3.1 Multiplexers 16 | | | | 1.3.2 Decoders 18 | | | | 1.3.3 Encoders 20 | | | | 1.3.4 Comparators 20 | | | | 1.3.5 Adders and Subtracters 23 | | | | 1.3.6 Memory 27 | | | 1.4 | Combinatorial Circuit Designs 29 | | | | 1.4.1 BCD to 7-segment Decoder 30 | | | | 1.4.2 Data Sorter 31 | | | | Practical Perspective: Why LED's Are Usually Active Low 32 | | | 1.5 | Basic Sequential Components 34 | | | 1.6 | More Complex Sequential Components 39 | | | | 1.6.1 Counters 39 | | | | 1.6.2 Shift Registers 41 | | | 1.7 | Real World Example: Programmable Logic Devices 43 | | | | Historical Perspective: Digital Circuit Implementation 43 | | | 1.8 | Summary 46 | | | Prob | plems 47 | | | | | | - CHAPTER | 2 | INTRODUCTION TO FINITE STATE MACHINES 51 | |------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 2.1 | State Diagrams and State Tables 52 Historical Perspective: Finite State Machine and Microprocessors 53 | | | 2.2 | Mealy and Moore Machines 56 | | | 2.3 | Designing State Diagrams 58 2.3.1 Modulo 6 Counter 58 2.3.2 String Checker 60 2.3.3 Toll Booth Controller 61 PRACTICAL PERSPECTIVE: Different Models For The Same Problem 157 | | | 2.4 | From State Diagram to Implementation 66 2.4.1 Assigning State Values 66 2.4.2 Mealy and Moore Machine Implementations 68 2.4.3 Generating the Next State 70 2.4.4 Generating System Outputs 74 2.4.5 An Alternative Design 77 | | | 2.5 | <ul> <li>2.4.6 The Eight-State String Checker 80</li> <li>Real World Example: Practical Considerations 87</li> <li>2.5.1 Unused States 83</li> <li>2.5.2 Asynchronous Designs 86</li> <li>2.5.3 Machine Conversion 91</li> </ul> | | | | Summary 92<br>plems 93 | | Part 2 Cor | ирит | R Organization and Architecture | | - CHAPTER | 3 | INSTRUCTION SET ARCHITECTURES 103 | | | 3.1 | Levels of Programming Languages 104 3.1.1 Language Categories 105 3.1.2 Compiling and Assembling Programs 106 Practical Perspective: Java Applets—A Different Way of Processing Programs 109 | | | 3.2 | Assembly Language Instructions 110 3.2.1 Instruction Types 110 3.2.2 Data Types 112 | | | | 3.2.3 Addressing Modes 113 | | | | 3.2.4 Instruction Formats 115 | | 3.3 | Instruction Set Architecture Design 119 | | | | | | |------|-----------------------------------------------------------|--|--|--|--|--| | 3.4 | A Relatively Simple Instruction Set Architecture 121 | | | | | | | 3.5 | | | | | | | | | 3.5.1 The 8085 Microprocessor Register Set 128 | | | | | | | | Historical Perspective: Intel's Early Microprocessors 129 | | | | | | | | 3.5.2 The 8085 Microprocessor Instruction Set 130 | | | | | | | | 3.5.3 A Simple 8085 Program 134 | | | | | | | | 3.5.4 Analyzing the 8085 Instruction Set Architecture 136 | | | | | | | 3.6 | Summary 137 | | | | | | | Prob | olems 138 | | | | | | | | | | | | | | | 4 | INTRODUCTION TO COMPUTER ORGANIZATION 141 | | | | | | | 4.1 | Basic Computer Organization 142 | | | | | | | | 4.1.1 System Buses 142 | | | | | | | | 4.1.2 Instruction Cycles 143 | | | | | | | | Practical Perspective: The Peripheral Component | | | | | | | | Interconnect Bus 144 | | | | | | | 4.2 | CPU Organization 146 | | | | | | | 4.3 | Memory Subsystem Organization and Interfacing 148 | | | | | | | | 4.3.1 Types of Memory 149 | | | | | | | | 4.3.2 Internal Chip Organization 151 | | | | | | | | 4.3.3 Memory Subsystem Configuration 152 | | | | | | | | Historical Perspective: The von Neumann and | | | | | | | | Harvard Architectures 157 | | | | | | | | 4.3.4 Multibyte Data Organization 157 | | | | | | | | 4.3.5 Beyond the Basics 158 | | | | | | | 4.4 | I/O Subsystem Organization and Interfacing 159 | | | | | | | 4.5 | A Relatively Simple Computer 162 | | | | | | | 4.6 | Real World Example: An 8085-based Computer 166 | | | | | | | | Historical Perspective: The Sojourner Rover 170 | | | | | | | 4.7 | Summary 171 | | | | | | | Pro | blems 172 | | | | | | | | | | | | | | | 5 | REGISTER TRANSFER LANGUAGES 175 | | | | | | | 5.1 | Micro-Operations and Register Transfer Language 176 | | | | | | | 5.2 | Using RTL to Specify Digital Systems 184 | | | | | | - CHAPTER - CHAPTER **CHAPTER** | | 5.2.1 | Specification of Digital Components 185 | |------|--------|--------------------------------------------------------| | | 5.2.2 | Specification and Implementation of Simple Systems 186 | | 5.3 | More | Complex Digital Systems and RTL 190 | | | 5.3.1 | Modulo 6 Counter 190 | | | 5.3.2 | Toll Booth Controller 192 | | 5.4 | REAL W | orld Example: VHDL-VHSIC Hardware | | | Descri | ption Language 199 | | | PRACT | ical Perspective: Hardware Description | | | Langu | ages 200 | | | 5.4.1 | VHDL Syntax 200 | | | 5.4.2 | VHDL Design with a High Level of Abstraction 203 | | | 5.4.3 | VHDL Design with a Low Level of Abstraction 207 | | 5.5 | Summ | ary 209 | | | PRACT | ical Perspective: Some Advanced | | | Capat | oilities of VHDL 210 | | Prob | olems | 211 | | | | | | 6 | CPU I | DESIGN 214 | | 6.1 | Specif | ying a CPU 214 | | 6.2 | Desig | n and Implementation of a Very Simple CPU 216 | | | 6.2.1 | Specifications for a Very Simple CPU 216 | | | 6.2.2 | Fetching Instructions from Memory 217 | | | Pract | ical Perspective: Why a CPU Increments PC | | | Durin | g the Fetch Cycle 218 | | | 6.2.3 | Decoding Instructions 219 | | | 6.2.4 | Executing Instructions 219 | | | 6.2.5 | Establishing Required Data Paths 221 | | | 6.2.6 | Design of a Very Simple ALU 226 | | | 6.2.7 | Designing the Control Unit Using | | | | Hardwired Control 227 | | | 6.2.8 | Design Verification 232 | | 6.3 | _ | n and Implementation of a Relatively Simple CPU 233 | | | 6.3.1 | Specifications for a Relatively Simple CPU 234 | | | 6.3.2 | Fetching and Decoding Instructions 236 | | | 6.3.3 | Executing Instructions 237 | | | 6.3.4 | Establishing Data Paths 242 | | | 6.3.5 | Design of a Relatively Simple ALU 245 |