## 《单片机教程》英语参考教材 English Reference For Foundation of Micro-Controller Applications 嵌入式计算机系统技术研究所 Institute of Embedded Systems 刘利民 选摘 2004年1月 # DATA SHEET ## P89C51RA2xx/RB2xx/RC2xx/RD2xx 80C51 8-bit Flash microcontroller family 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/1KB RAM Preliminary data Supersedes data of 2002 May 20 2002 Jul 18 ## 80C51 8-bit Flash microcontroller family 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM ## P89C51RA2/RB2/RC2/RD2xx #### DESCRIPTION The P89C51RA2/RB2/RC2/RD2xx contains a non-volatile 8KB/16KB/32KB/64KB Flash program memory that is both parallel programmable and serial In-System and In-Application Programmable. In-System Programming (ISP) allows the user to download new code while the microcontroller sits in the application. In-Application Programming (IAP) means that the microcontroller fetches new program code and reprograms itself while in the system. This allows for remote programming over a modem link. A default serial loader (boot loader) program in ROM allows serial In-System programming of the Flash memory via the UART without the need for a loader in the Flash code. For In-Application Programming, the user program erases and reprograms the Flash memory by use of standard routines contained in ROM. The device supports 6-clock/12-clock mode selection by programming a Flash bit using parallel programming or In-System Programming. In addition, an SFR bit (X2) in the clock control register (CKCON) also selects between 6-clock/12-clock mode. Additionally, when in 6-clock mode, peripherals may use either 6 clocks per machine cycle or 12 clocks per machine cycle. This choice is available individually for each peripheral and is selected by bits in the CKCON register. This device is a Single-Chip 8-Bit Microcontroller manufactured in an advanced CMOS process and is a derivative of the 80C51 microcontroller family. The instruction set is 100% compatible with the 80C51 instruction set. The device also has four 8-bit I/O ports, three 16-bit timer/event counters, a multi-source, four-priority-level, nested interrupt structure, an enhanced UART and on-chip oscillator and timing circuits. The added features of the P89C51RA2/RB2/RC2/RD2xx make it a powerful microcontroller for applications that require pulse width modulation, high-speed I/O and up/down counting capabilities such as motor control. ### **FEATURES** - 80C51 Central Processing Unit - On-chip Flash Program Memory with In-System Programming (ISP) and In-Application Programming (IAP) capability - Boot ROM contains low level Flash programming routines for downloading via the UART - · Can be programmed by the end-user application (IAP) - Parallel programming with 87C51 compatible hardware interface to programmer - Supports 6-clock/12-clock mode via parallel programmer (default clock mode after ChipErase is 12-clock) - 6-clock/12-clock mode Flash bit erasable and programmable via ISB - 6-clock/12-clock mode programmable "on-the-fly" by SFR bit - Peripherals (PCA, timers, UART) may use either 6-clock or 12-clock mode while the CPU is in 6-clock mode - Speed up to 20 MHz with 6-clock cycles per machine cycle (40 MHz equivalent performance); up to 33 MHz with 12 clocks per machine cycle - · Fully static operation - RAM expandable externally to 64 kbytes - · Four interrupt priority levels - Seven interrupt sources - Four 8-bit I/O ports - Full-duplex enhanced UART - Framing error detection - Automatic address recognition - Power control modes - Clock can be stopped and resumed - Idle mode - Power down mode - Programmable clock-out pin - Second DPTR register - Asynchronous port reset - Low EMI (inhibit ALE) - Programmable Counter Array (PCA) - PWM - Capture/compare ## P89C51RA2/RB2/RC2/RD2xx 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM ## SELECTION TABLE | Type | | Mem | ory | | | Tim | ers | | h | Sen | ial<br>aces | | | | | | | | | | | | |-------------|------|-----|-----|-------|-------------|-----|-----|----|------|-----|-------------|-----|--------------|----------|-----------------------------|---------------------|-------------------------|-------------------------------------|------------------------|------------------------------------------------|----------------------------------|----------------------------------| | | RAM | ROM | ОТР | Flash | # of Timers | PWM | PCA | WD | UART | 12C | CAN | SPI | ADC bits/ch. | I/O Pins | Interrupts<br>(Ext.)/Levels | Program<br>Security | Default Clock<br>Rate 1 | Optional<br>Clock Rate <sup>1</sup> | Reset active low/high? | Max.<br>Freq.<br>at 6-clk<br>/ 12-clk<br>(MHz) | Freq.<br>Range<br>at 3V<br>(MHz) | Freq.<br>Range<br>at 5V<br>(MHz) | | P89C51RD2xx | 1K | - | - | 64K | 4 | 1 | 1 | 4 | 1 | - | - | - | - | 32 | 7(2)/4 | 4 | 12-clk | 6-clk | Н | 20/33 | - | 0-20/33 | | P89C51RC2xx | 512B | - | - | 32K | 4 | 1 | 1 | 1 | 1 | - | - | - | - | 32 | 7(2)/4 | 1 | 12-clk | 6-clk | Н | 20/33 | - | 0-20/33 | | P89C51RB2xx | 512B | - | - | 16K | 4 | 1 | 1 | 1 | 1 | - | - | - | - | 32 | 7(2)/4 | 1 | 12-clk | 6-clk | Н | 20/33 | - | 0-20/33 | | P89C51RA2xx | 512B | - | - | 8K | 4 | 1 | 1 | 1 | 1 | 1- | - | - | - | 32 | 7(2)/4 | 1 | 12-clk | 6-clk | Н | 20/33 | - | 0-20/33 | ## NOTE: ### **DEVICE COMPARISON TABLE** | Item | 1st generation of Rx2 devices | 2nd generation of Rx2 devices (this data sheet) | Difference | |----------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------| | Type description | P89C51Rx2Hxx(x) | P89C51Rx2xx(x) | No more letter 'H' | | Programming algo-<br>rithm | When using a parallel programmer,<br>be sure to select<br>P89C51Rx2Hxx(x) devices | When using a parallel programmer, be<br>sure to select P89C51Rx2xx(x) de-<br>vices (no more letter 'H') | Different programming algorithm due to process change | | Clock mode (I) | 6-clk default, OTP configuration bit<br>to program to 12-clk mode using<br>parallel programmer (cannot be<br>programmed back to 6-clk) | 12-cik default, Flash configuration bit<br>to program to 6-cik mode using paral-<br>lel programmer or ISP (can be repro-<br>grammed) | More flexibility for the end user,<br>more compatibility to older<br>P89C51Rx+ parts | | Clock mode (II) | N/A | 6-clock/12-clock mode programmable<br>"on the fly" by SFR bit X2 (CKCON.0) | Clock mode can be changed by software | | Peripheral clock<br>modes | N/A | Peripherals can be run in 12-cik mode while CPU runs in 6-clk mode | More flexibility, lower power con-<br>sumption | | Flash block structure | Two 8-Kbyte blocks<br>1–3 16-Kbyte blocks | 2–16 4-Kbyte blocks | More flexibility | ### ORDERING INFORMATION | | DADY ODDED | MEM | ORY | TEMPERATURE | 1017407 | FREQUEN | ICY (MHz) | | |-----|-----------------------------------|-------|--------|---------------------------|-----------|-----------------|------------------|----------| | | PART ORDER<br>NUMBER <sup>1</sup> | FLASH | RAM | RANGE (°C)<br>AND PACKAGE | VOLTAGE | 6-CLOCK<br>MODE | 12-CLOCK<br>MODE | DWG# | | 1. | P89C51RA2BA/01 | 8 KB | 512 B | 0 to +70, PLCC | 4.5–5.5 V | 0 to 20 MHz | 0 to 33 MHz | SOT187-2 | | 2. | P89C51RA2BBD/01 | 8 KB | 512 B | 0 to +70, LQFP | 4.5-5.5 V | 0 to 20 MHz | 0 to 33 MHz | SOT389-1 | | 3. | P89C51RB2BA/01 | 16 KB | 512 B | 0 to +70, PLCC | 4.5-5.5 V | 0 to 20 MHz | 0 to 33 MHz | SOT187-2 | | 4. | P89C51RB2BBD/01 | 16 KB | 512 B | 0 to +70, LQFP | 4.5-5.5 V | 0 to 20 MHz | 0 to 33 MHz | SOT389-1 | | 5. | P89C51RC2BN/01 | 32 KB | 512 B | 0 to +70, PDIP | 4.5–5.5 V | 0 to 20 MHz | 0 to 33 MHz | SOT129-1 | | 6. | P89C51RC2BA/01 | 32 KB | 512 B | 0 to +70, PLCC | 4.5–5.5 V | 0 to 20 MHz | 0 to 33 MHz | SOT187-2 | | 7. | P89C51RC2FA/01 | 32 KB | 512 B | -40 to +85, PLCC | 4.5-5.5 V | 0 to 20 MHz | 0 to 33 MHz | SOT187-2 | | 8. | P89C51RC2BBD/01 | 32 KB | 512 B | 0 to +70, LQFP | 4.5–5.5 V | 0 to 20 MHz | 0 to 33 MHz | SOT389-1 | | 9. | P89C51RC2FBD/01 | 32 KB | 512 B | -40 to +85, LQFP | 4.5–5.5 V | 0 to 20 MHz | 0 to 33 MHz | SOT389-1 | | 10. | P89C51RD2BN/01 | 64 KB | 1024 B | 0 to +70, PDIP | 4.5–5.5 V | 0 to 20 MHz | 0 to 33 MHz | SOT129-1 | | 11. | P89C51RD2BA/01 | 64 KB | 1024 B | 0 to +70, PLCC | 4.5–5.5 V | 0 to 20 MHz | 0 to 33 MHz | SOT187-2 | | 12. | P89C51RD2BBD/01 | 64 KB | 1024 B | 0 to +70, LQFP | 4.5-5.5 V | 0 to 20 MHz | 0 to 33 MHz | SOT389-1 | | 13. | P89C51RD2FA/01 | 64 KB | 1024 B | -40 to +85, PLCC | 4.5-5.5 V | 0 to 20 MHz | 0 to 33 MHz | SOT187-2 | #### NOTE: 2002 Jul 18 <sup>1.</sup> P89C51Rx2Hxx devices have a 6-clk default clock rate (12-clk optional). Please also see Device Comparison Table. <sup>1.</sup> The Part Marking will not include the "/01". ## P89C51RA2/RB2/RC2/RD2xx 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM ## **BLOCK DIAGRAM 1** ## P89C51RA2/RB2/RC2/RD2xx 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM ### **BLOCK DIAGRAM - CPU ORIENTED** ## P89C51RA2/RB2/RC2/RD2xx 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM #### LOGIC SYMBOL #### PINNING #### Plastic Dual In-Line Package ## Plastic Leaded Chip Carrier Y MITTER CONTINUES TO SERVICE AND ### Plastic Quad Flat Pack ## P89C51RA2/RB2/RC2/RD2xx 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM ### PIN DESCRIPTIONS | | P | IN NUMBE | R | | MANE AND THE STATE OF | |-----------------|-------|--------------|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MNEMONIC | PDIP | PLCC | LQFP | TYPE | NAME AND FUNCTION | | V <sub>SS</sub> | 20 | 22 | 16 | 1 | Ground: 0 V reference. | | V <sub>CC</sub> | 40 | 44 | 38 | - 1 | Power Supply: This is the power supply voltage for normal, idle, and power-down operation. | | P0.0-0.7 | 39–32 | 43–36 | 37–30 | 1/0 | Port 0: Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s. | | P1.0-P1.7 | 1–8 | 2-9 | 40–44,<br>1–3 | 1/0 | Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups on all pins. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). | | | | | | | Alternate functions for P89C51RA2/RB2/RC2/RD2xx Port 1 include: | | 1000 | 1 | 2 | . 40 | 1/0 | T2 (P1.0): Timer/Counter 2 external count input/Clockout (see Programmable Clock-Out) | | | 2 | 3 | 41 | 1 | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction Control | | | 3 | 4 | 42 | 1 | ECI (P1.2): External Clock Input to the PCA | | | 4 | 5 | 43 | 1/0 | CEX0 (P1.3): Capture/Compare External I/O for PCA module 0 | | | 5 | 6 | 44 | 1/0 | CEX1 (P1.4): Capture/Compare External I/O for PCA module 1 | | | 6 | 7 | 1 | 1/0 | CEX2 (P1.5): Capture/Compare External I/O for PCA module 2 | | | 7 | 8 | 2 | 1/0 | CEX3 (P1.6): Capture/Compare External I/O for PCA module 3 | | | 8. | 9 | 3 | 1/0 | CEX4 (P1.7): Capture/Compare External I/O for PCA module 4 | | P2.U-P2.7 | 21–28 | 24–31 | 18–25 | 1/0 | Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function register. | | P3.0-P3.7 | 10–17 | 11,<br>13–19 | 5, 7–13 | 1/0 | Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 3 also serves the special features of the P89C51RA2/RB2/RC2/RD2xx, as listed below: | | | 10 | 11 | 5 | 1 | RxD (P3.0): Serial input port | | | 11 | 13 | 7 | 0 | TxD (P3.1): Serial output port | | | 12 | 14 | 8 | 1 | INT0 (P3.2): External interrupt | | | 13 | 15 | 9 | 1 ! | INT1 (P3.3): External interrupt | | | 14 | 16 | 10 | 1 | T0 (P3.4): Timer 0 external input | | y . | 15 | 17 | 11 | 1 | T1 (P3.5): Timer 1 external input | | | 16 | 18 | 12 | 0 | WR (P3.6): External data memory write strobe | | | 17 | 19 | 13 | 0 | RD (P3.7): External data memory read strobe | | RST | 9 | 10 | 4 | 1 | Reset: A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{CC}$ . | | ALE | 30 | 33 | 27 | 0 | Address Latch Enable: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted twice every machine cycle, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. ALE can be disabled by setting SFR auxiliary.0. With this bit set, ALE will be active only during MOVX instruction. | ## P89C51RA2/RB2/RC2/RD2xx 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM | MNEMONIC | P | IN NUMBE | R | TVDE | NAME AND FUNCTION | |------------------------------|-------------------|----------|----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MNEMONIC PDIP PLCC LQFP TYPE | NAME AND FUNCTION | | | | | | PSEN | 29 | 32 | 26 | 0 | Program Store Enable: The read strobe to external program memory. When executing code from the external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory. | | ĒĀ/V <sub>PP</sub> | 31 | 35 | 29 | | External Access Enable/Programming Supply Voltage: EA must be externally held low to enable the device to fetch code from external program memory locations. If EA is held high, the device executes from internal program memory. The value on the EA pin is latched when RST is released and any subsequent changes have no effect. This pin also receives the programming supply voltage (V <sub>PP</sub> ) during Flash programming. | | XTAL1 | 19 | 21 | 15 | 1 | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits. | | XTAL2 | 18 | 20 | 14 | 0 | Crystal 2: Output from the inverting oscillator amplifier. | NOTE: To avoid "latch-up" effect at power-on, the voltage on any pin (other than Vpp) must not be higher than V<sub>CC</sub> + 0.5 V or less than V<sub>SS</sub> - 0.5 V. ## P89C51RA2/RB2/RC2/RD2xx 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM Special Function Registers | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | BIT<br>MSB | ADDRES | S, SYMB | DL, OR A | LTERNAT | IVE POR | T FUNCTI | ON<br>LSB | RESET<br>VALUE | |--------------------|----------------------------------------------|-------------------|------------|--------|---------|----------|---------|---------|-----------|-----------|-----------------------------------------| | ACC* | Accumulator | E0H | E7 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | 00H | | AUXR# | Auxiliary | 8EH | _ | _ | | - 1 | _ | | EXTRAM | AO | xxxxxxxx00l | | AUXR1# | Auxiliary 1 | A2H | - | - | ENBOOT | | GF2 | 0 | 40.00 | DPS | XXXXXXXXXX | | B* | B register | FOH | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | 00H | | CCAP0H# | Module 0 Capture High | FAH | | | | ¥II | | | | | XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | | CCAPUH# | Module 1 Capture High | FBH | | | | | | | | | XXXXXXXXXXX | | CCAP2H# | Module 2 Capture High | FCH | | | | | | | | | XXXXXXXXX | | CCAP3H# | Module 3 Capture High | FDH | | | | | | | | | xxxxxxxxx | | CCAP4H# | Module 4 Capture High | FEH | | | | | | | | | XXXXXXXX | | CCAP0L# | Module 0 Capture Low | EAH | | | | | | 100 | | | XXXXXXXX | | CCAP1L# | Module 1 Capture Low | EBH | | | | | | | | | XXXXXXXXX | | CCAP2L# | Module 2 Capture Low | ECH | | | | 1 | | | | | XXXXXXXX | | CCAP3L#<br>CCAP4L# | Module 3 Capture Low<br>Module 4 Capture Low | EEH | 1 | | | | | | | | XXXXXXXXXX | | | | | | | | | | | | | - | | CCAPM0# | Module 0 Mode | DAH | - | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000 | | CCAPM1# | Module 1 Mode | DBH | - | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000 | | CCAPM2# | Module 2 Mode | DCH | - | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000 | | CCAPM3# | Module 3 Mode | DDH | - | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000 | | CCAPM4# | Module 4 Mode | DEH | | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | X0000000 | | 100 | | | DF | DE | DD | DC | DB | DA | D9 | D8 | 1 | | CCON*# | PCA Counter Control | D8H | CF | CR | T - | CCF4 | -CCF3 | CCF2 | CCF1 | CCFO | 00×00000 | | CH# | PCA Counter High | F9H | | | | 1 | | | L | | 100H | | CKCON# | Clock control | 8FH | _ | WDX2 | PCAX2 | SIX2 | T2X2 | T1X2 | T0X2 | X2 | x0000000B | | CL# | PCA Counter Low | E9H | | | | | - | | A | | 00H | | CMOD# | PCA Counter Mode | D9H | CIDL | WDTE | - | - | - | CPS1 | CPS0 | ECF | 00xxx000 | | DPTR: | Data Pointer (2 bytes) | 100 m | 0.0 | | | | 11-1 | | 112 18.21 | | | | DPH | Data Pointer High | 83H | | | | 36 | | | | | OOH | | DPL | Data Pointer Low | 82H | | | | | | | | | 00H | | | | | AF | AE | AD | AC | AB | AA | A9 | A8 | 100 | | E* | Interrupt Enable 0 | A8H | EA | EC | ET2 | ES | ET1 | EX1 | ETO | EX0 | 100H | | | The second of | | BF | BE | BD | BC | BB | BA | B9 | B8 | | | IP* | Interrupt Priority | ВВН | - | PPC | PT2 | PS | PT1 | PX1 | .PT0 | PX0 | ×00000000 | | IPH# | Interrupt Priority High | В7Н | - | PPCH | PT2H | PSH | PT1H | PX1H | PT0H | PX0H | ×00000000 | | | | | 07 | 00 | 05 | 0.4 | 83 | 82 | 81 | 80 | 2010 | | Dot | Barto A. | 2011 | 87 | 86 | 85 | 84 | _ | | | | - | | P0* | Port 0 | 80H | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | FFH | | E | | | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 | | | P1* | Port 1 | 90H | CEX4 | CEX3 | CEX2 | CEX1 | CEX0 | ECI | T2EX | T2 | FFH | | | | | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | | P2* | Port 2 | A0H | AD15 | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8 | FFH | | | | | B7 | B6 | B5 | B4 | В3 | B2 | B1 | В0 | | | P3* | Port 3 | вон | RD | WR | T1 | TO | INT1 | INTO | TxD | RxD | FFH | | | | | | | , | | _ | | , | | ] | | PCON#1 | Power Control | 87H | SMOD1 | SMOD0 | - | POF | GF1 | GF0 | PD | IDL | 00xxx00 | SFRs are bit addressable. SFRs are modified from or added to the 80C51 SFRs. Reserved bits. <sup>1.</sup> Reset value depends on reset source. ## P89C51RA2/RB2/RC2/RD2xx 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM Table 1. Special Function Registers (Continued) | SYMBOL | DESCRIPTION | DIRECT | BIT | ADDRES | S, SYMBO | DL, OR A | LTERNATI | VE POR | TFUNCT | ION | RESET | |------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------|--------|--------|----------|----------|----------|--------|--------|--------|---------------------------------| | | | | | | | | | | | | | | | A THURSDAY | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | PSW* | Program Status Word | DOH | CY | AC | F0 | RS1 | RS0 | OV | F1 | Ρ. | 00000000E | | RCAP2H#<br>RCAP2L# | Timer 2 Capture High<br>Timer 2 Capture Low | CBH<br>CAH | | | | | | | | | 00H | | SADDR#<br>SADEN# | Slave Address<br>Slave Address Mask | A9H<br>B9H | | | | | | | | | 00H<br>00H | | SBUF | Serial Data Buffer | 99H | 9F | 9E | 9D | 9C | 9B | 9A | 99 | 98 | xxxxxxxxB | | SCON* | Serial Control | 98H | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | 100H | | SP | Stack Pointer | 81H | | | | | | | - | | 07H | | | 77 a.m | | 8F | 8E | 8D | 8C | 8B | 8A | 89 | 88 | | | TCON* | Timer Control | 88H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | ITO | 00Н | | | | | CF | CE | CD | СС | СВ | CA | C9 | C8 | | | T2CON* | Timer 2 Control | C8H | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RE2 | 00H | | T2MOD# | Timer 2 Mode Control | C9H | | - | - | - | - | - | T2OE | DCEN | xxxxxxx00 | | TH0<br>TH1<br>TH2#<br>TL0<br>TL1<br>TL2# | Timer High 0<br>Timer High 1<br>Timer High 2<br>Timer Low 0<br>Timer Low 1<br>Timer Low 2 | 8CH<br>8DH<br>CDH<br>8AH<br>8BH<br>CCH | | | | | | | | | 00H<br>00H<br>00H<br>00H<br>00H | | TMOD<br>WDTRST | Timer Mode<br>Watchdog Timer Reset | 89H<br>A6H | GATE | C/T | M1 | M0 | GATE | C/T | M1 | MO | 00H | SFRs are bit addressable. ## **OSCILLATOR CHARACTERISTICS** XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier. The pins can be configured for use as an on-chip oscillator. To drive the device from an external clock source, XTAL1 should be driven while XTAL2 is left unconnected. Minimum and maximum high and low times specified in the data sheet must be observed. This device is configured at the factory to operate using 12 clock periods per machine cycle, referred to in this datasheet as "12-clock mode". It may be optionally configured on commercially available Flash programming equipment or via ISP or via software to operate at 6 clocks per machine cycle, referred to in this datasheet as "6-clock mode". (This yields performance equivalent to twice that of standard 80C51 family devices). Also see next page. <sup>#</sup> SFRs are modified from or added to the 80C51 SFRs. Reserved bits. CKCON ## 80C51 8-bit Flash microcontroller family ## P89C51RA2/RB2/RC2/RD2xx Reset Value = x00000000B 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM ## **CLOCK CONTROL REGISTER (CKCON)** Address = 8Fh This device provides control of the 6-clock/12-clock mode by means of both an SFR bit (X2) and a Flash bit (FX2, located in the Security Block). The Flash clock control bit, FX2, when programmed (6-clock mode) supercedes the X2 bit (CKCON.0). The CKCON register also provides individual control of the clock rates for the peripherals devices. When running in 6-clock mode each peripheral may be individually clocked from either fosc/6 or fosc/12. When in 12-clock mode, all peripheral devices will use fosc/12. The CKCON register is shown below. Not Bit Addressable 7 6 5 4 3 2 1 0 - WDX2 PCAX2 SIX2 T2X2 T1X2 T0X2 X2 | BIT | SYMBOL | FUNCTION | | |---------|--------|---------------------------------------------------------------------------------------|--| | CKCON.7 | | Reserved. | | | CKCON.6 | WDX2 | Watchdog clock; 0 = 6 clocks for each WDT clock, 1 = 12 clocks for each WDT clock | | | CKCON.5 | PCAX2 | PCA clock; 0 = 6 clocks for each PCA clock, 1 = 12 clocks for each PCA clock | | | CKCON.4 | SIX2 | UART clock; 0 = 6 clocks for each UART clock, 1 = 12 clocks for each UART clock | | | CKCON.3 | T2X2 | Timer2 clock; 0 = 6 clocks for each Timer2 clock, 1 = 12 clocks for each Timer2 clock | | | CKCON.2 | T1X2 | Timer1 clock; 0 = 6 clocks for each Timer1 clock, 1 = 12 clocks for each Timer1 clock | | | CKCON.1 | T0X2 | Timer0 clock; 0 = 6 clocks for each Timer0 clock, 1 = 12 clocks for each Timer0 clock | | | CKCON.0 | X2 | CPU clock; 1 = 6 clocks for each machine cycle, 0 = 12 clocks for each machine cycle | | SU01607 Bits 1 through 6 only apply if 6 clocks per machine cycle is chosen (i.e.—Bit 0 = 1). If Bit 0 = 0 (12 clocks per machine cycle) then all peripherals will have 12 clocks per machine cycle as their clock source. Also please note that the clock divider applies to the serial port for modes 0 & 2 (fixed baud rate modes). This is because modes 1 & 3 (variable baud rate modes) use either Timer 1 or Timer 2. Below is the truth table for the peripheral input clock sources. | FX2 clock mode bit | Ж2 | Peripheral clock<br>mode bit<br>(e.g., T0X2) | CPU MODE | Peripheral Clock Rate | |--------------------|----|----------------------------------------------|--------------------|-----------------------| | erased | 0. | x | 12-clock (default) | 12-clock (default) | | erased | 1 | 0 | 6-clock | 6-clock | | erased | 1 | 1 | 6-clock | 12-clock | | programmed | X | 0 | 6-clock | 6-clock | | programmed | x | 1 | 6-clock | 12-clock | #### RESET A reset is accomplished by holding the RST pin high for at least two machine cycles (12 oscillator periods in 6-clock mode, or 24 oscillator periods in 12-clock mode), while the oscillator is running. To ensure a good power-on reset, the RST pin must be high long enough to allow the oscillator time to start up (normally a few milliseconds) plus two machine cycles. At power-on, the voltage on $V_{CC}$ and RST must come up at the same time for a proper start-up. Ports 1, 2, and 3 will asynchronously be driven to their reset condition when a voltage above $V_{\rm H1}$ (min.) is applied to RST. The value on the EA pin is latched when RST is deasserted and has no further effect. ## P89C51RA2/RB2/RC2/RD2xx 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM ### LOW POWER MODES Stop Clock Mode The static design enables the clock speed to be reduced down to 0 MHz (stopped). When the oscillator is stopped, the RAM and Special Function Registers retain their values. This mode allows step-by-step utilization and permits reduced system power consumption by lowering the clock frequency down to any value. For lowest power consumption the Power Down mode is suggested. #### Idle Mode In the idle mode (see Table 2), the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset. #### Power-Down Mode To save even more power, a Power Down mode (see Table 2) can be invoked by software. In this mode, the oscillator is stopped and the instruction that invoked Power Down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values down to 2 V and care must be taken to return $V_{\rm CC}$ to the minimum specified operating voltages before the Power Down Mode is terminated. Either a hardware reset or external interrupt can be used to exit from Power Down. Reset redefines all the SFRs but does not change the on-chip RAM. An external interrupt allows both the SFRs and the on-chip RAM to retain their values. To properly terminate Power Down, the reset or external interrupt should not be executed before V<sub>CC</sub> is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize (normally less than 10 ms). With an external interrupt, INTO and INT1 must be enabled and configured as level-sensitive. Holding the pin low restarts the oscillator but bringing the pin back high completes the exit. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put the device into Power Down. #### **POWER-ON FLAG** The Power-On Flag (POF) is set by on-chip circuitry when the $V_{CC}$ level on the P89C51RA2/RB2/RC2/RD2xx rises from 0 to 5 V. The POF bit can be set or cleared by software allowing a user to determine if the reset is the result of a power-on or a warm start after powerdown. The $V_{CC}$ level must remain above 3 V for the POF to remain unaffected by the $V_{CC}$ level. #### **Design Consideration** When the idle mode is terminated by a hardware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write when Idle is terminated by reset, the instruction. following the one that invokes Idle should not be one that writes to a port pin or to external memory. ### ONCE™ Mode The ONCE ("On-Circuit Emulation") Mode facilitates testing and debugging of systems without the device having to be removed from the circuit. The ONCE Mode is invoked by: - 1. Pull ALE low while the device is in reset and PSEN is high; - 2. Hold ALE low as RST is deactivated. While the device is in ONCE Mode, the Port 0 pins go into a float state, and the other port pins and ALE and PSEN are weakly pulled high. The oscillator circuit remains active. While the device is in this mode, an emulator or test CPU can be used to drive the circuit. Normal operation is restored when a normal reset is applied. #### Programmable Clock-Out A 50% duty cycle clock can be programmed to come out on P1.0. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed: - 1. to input the external clock for Timer/Counter 2, or - to output a 50% duty cycle clock ranging from 61 Hz to 4 MHz at a 16 MHz operating frequency in 12-clock mode (122 Hz to 8 MHz in 6-clock mode). To configure the Timer/Counter 2 as a clock generator, bit $C/\overline{C}$ 2 (in T2CON) must be cleared and bit T20E in T2MOD must be set. Bit TR2 (T2CON.2) also must be set to start the timer. The Clock-Out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L) as shown in this equation: Oscillator Frequency n × (65536 - RCAP2H, RCAP2L) n = 2 in 6-clock mode 4 in 12-clock mode Where (RCAP2H,RCAP2L) = the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer. In the Clock-Out mode Timer 2 roll-overs will not generate an interrupt. This is similar to when it is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and the Clock-Out frequency will be the same. Table 2. External Pin Status During Idle and Power-Down Mode | MODE | PROGRAM MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2 | PORT 3 | |------------|----------------|-----|------|--------|--------|---------|--------| | ldle | Internal | 1 | 1 | Data | Data | Data | Data | | Idle | External | 1 | 1 | Float | Data | Address | Data | | Power-down | Internal | 0 | 0 | Data | Data | Data | Data | | Power-down | External | 0 | 0 | Float | Data | Data | Data | ## P89C51RA2/RB2/RC2/RD2xx #### 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM #### **TIMER 0 AND TIMER 1 OPERATION** #### Timer 0 and Timer 1 The "Timer" or "Counter" function is selected by control bits C/T in the Special Function Register TMOD. These two Timer/Counters have four operating modes, which are selected by bit-pairs (M1, M0) in TMOD. Modes 0, 1, and 2 are the same for both Timers/Counters. Mode 3 is different. The four operating modes are described in the following text. #### Mode 0 Putting either Timer into Mode 0 makes it look like an 8048 Timer, which is an 8-bit Counter with a divide-by-32 prescaler. Figure 2 shows the Mode 0 operation. In this mode, the Timer register is configured as a 13-bit register. As the count rolls over from all 1s to all 0s, it sets the Timer interrupt flag TFn. The counted input is enabled to the Timer when TRn = 1 and either GATE = 0 or $\overline{\text{INTn}}$ = 1. (Setting GATE = 1 allows the Timer to be controlled by external input $\overline{\text{INTn}}$ , to facilitate pulse width measurements). TRn is a control bit in the Special Function Register TCON (Figure 3). The 13-bit register consists of all 8 bits of THn and the lower 5 bits of TLn. The upper 3 bits of TLn are indeterminate and should be ignored. Setting the run flag (TRn) does not clear the registers. Mode 0 operation is the same for Timer 0 as for Timer 1. There are two different GATE bits, one for Timer 1 (TMOD.7) and one for Timer 0 (TMOD.3). #### Mode 1 Mode 1 is the same as Mode 0, except that the Timer register is being run with all 16 bits. #### Mode : Mode 2 configures the Timer register as an 8-bit Counter (TLn) with automatic reload; as shown in Figure 4. Overflow from TLn not only sets TFn, but also reloads TLn with the contents of THn, which is preset by software. The reload leaves THn unchanged. Mode 2 operation is the same for Timer 0 as for Timer 1. #### Mode 3 Timer 1 in Mode 3 simply holds its count. The effect is the same as setting TR1 = 0. Timer 0 in Mode 3 establishes TL0 and TH0 as two separate counters. The logic for Mode 3 on Timer 0 is shown in Figure 5. TL0 uses the Timer 0 control bits: C/T, GATE, TR0, and TF0 as well as pin INTO. TH0 is locked into a timer function (counting machine cycles) and takes over the use of TR1 and TF1 from Timer 1. Thus, TH0 now controls the "Timer 1" interrupt. Mode 3 is provided for applications requiring an extra 8-bit timer on the counter. With Timer 0 in Mode 3, an 80C51 can look like it has three Timer/Counters. When Timer 0 is in Mode 3, Timer 1 can be turned on and off by switching it out of and into its own Mode 3, or can still be used by the serial port as a baud rate generator, or in fact, in any application not requiring an interrupt. Figure 1. Timer/Counter 0/1 Mode Control (TMOD) Register INTn Pin \*d = 6 in 6-clock mode: d = 12 in 12-clock mode SU01618 ## 80C51 8-bit Flash microcontroller family 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM ## P89C51RA2/RB2/RC2/RD2xx OSC + d\* C/T = 0 TLn THn (5 Bits) (8 Bits) Trn Pin TRn TRn Figure 2. Timer/Counter 0/1 Mode 0: 13-Bit Timer/Counter Figure 3. Timer/Counter 0/1 Control (TCON) Register ## P89C51RA2/RB2/RC2/RD2xx at christing dated 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM Figure 4. Timer/Counter 0/1 Mode 2: 8-Bit Auto-Reload Figure 5. Timer/Counter 0 Mode 3: Two 8-Bit Counters ## P89C51RA2/RB2/RC2/RD2xx 8KB/16KB/32KB/64KB ISP/IAP Flash with 512B/512B/512B/1KB RAM #### **TIMER 2 OPERATION** #### Timer 2 Timer 2 is a 16-bit Timer/Counter which can operate as either an event timer or an event counter, as selected by C/T2 in the special function register T2CON (see Figure 6). Timer 2 has three operating modes: Capture, Auto-reload (up or down counting), and Baud Rate Generator, which are selected by bits in the T2CON as shown in Table 3. #### Capture Mode In the capture mode there are two options which are selected by bit EXEN2 in T2CON. If EXEN2=0, then timer 2 is a 16-bit timer or counter (as selected by C/T2 in T2CON) which, upon overflowing sets bit TF2, the timer 2 overflow bit. This bit can be used to generate an interrupt (by enabling the Timer 2 interrupt bit in the IE register). If EXEN2= 1, Timer 2 operates as described above, but with the added feature that a 1- to -0 transition at external input T2EX causes the current value in the Timer 2 registers. TL2 and TH2, to be captured into registers RCAP2L and RCAP2H. respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set, and EXF2 like TF2 can generate an interrupt (which vectors to the same location as Timer 2 overflow interrupt. The Timer 2 interrupt service routine can interrogate TF2 and EXF2 to determine which event caused the interrupt). The capture mode is illustrated in Figure 7 (There is no reload value for TL2 and TH2 in this mode. Even when a capture event occurs from T2EX, the counter keeps on counting T2EX pin transitions or osc/6 pulses (osc/12 in 12-clock mode).). ## Auto-Reload Mode (Up or Down Counter) In the 16-bit auto-reload mode, Timer 2 can be configured (as either a timer or counter [C/T2 in T2CON]) then programmed to count up or down. The counting direction is determined by bit DCEN (Down Counter Enable) which is located in the T2MOD register (see Figure 8). When reset is applied the DCEN=0 which means Timer 2 will default to counting up. If DCEN bit is set, Timer 2 can count up or down depending on the value of the T2EX pin. Figure 9 shows Timer 2 which will count up automatically since DCEN=0. In this mode there are two options selected by bit EXEN2 in T2CON register. If EXEN2=0, then Timer 2 counts up to 0FFFFH and sets the TF2 (Overflow Flag) bit upon overflow. This causes the Timer 2 registers to be reloaded with the 16-bit value in RCAP2L and RCAP2H. The values in RCAP2L and RCAP2H are preset by software means. If EXEN2=1, then a 16-bit reload can be triggered either by an overflow or by a 1-to-0 transition at input T2EX. This transition also sets the EXF2 bit. The Timer 2 interrupt, if enabled, can be generated when either TF2 or EXF2 are 1. In Figure 10 DCEN=1 which enables Timer 2 to count up or down. This mode allows pin T2EX to control the direction of count. When a logic 1 is applied at pin T2EX Timer 2 will count up. Timer 2 will overflow at 0FFFFH and set the TF2 flag, which can then generate an interrupt, if the interrupt is enabled. This timer overflow also causes the 16-bit value in RCAP2L and RCAP2H to be reloaded into the timer registers TL2 and TH2. When a logic 0 is applied at pin T2EX this causes Timer 2 to count down. The timer will underflow when TL2 and TH2 become equal to the value stored in RCAP2L and RCAP2H. Timer 2 underflow sets the TF2 flag and causes 0FFFFH to be reloaded into the timer registers TL2 and TH2. The external flag EXF2 toggles when Timer 2 underflows or overflows. This EXF2 bit can be used as a 17th bit of resolution if needed. The EXF2 flag does not generate an interrupt in this mode of operation. | | (MSB) | ) | | | | | | (LSB) | | |--------|----------|-----------------------------------------------------------------------|-----------------------------|------------------------------|--------------------------------|-------------------------------|--------------------------------|-----------------------------------|-------------------------------------------------| | | TF | 2 EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 | | | Symbol | Position | Name and Sig | nificance | | | | | | | | TF2 | T2CON.7 | Timer 2 overflo<br>when either RC | | | overflow an | d must be o | deared by s | oftware. TF2 v | vill not be set | | EXF2 | T2CON.6 | Timer 2 externa<br>EXEN2 = 1. Wi<br>interrupt routing<br>counter mode | nen Timer 2<br>e. EXF2 mu | interrupt is<br>st be cleare | enabled, E | XF2 = 1 will | cause the ( | CPU to vector | | | RCLK | T2CON.5 | Receive clock | | | | | | | its receive cloc | | TCLK | T2CON.4 | Transmit clock<br>in modes 1 and | flag. When<br>I 3. TCLK = | set, causes<br>0 causes T | the serial p<br>imer 1 over | ort to use T<br>flows to be | imer 2 over<br>used for the | flow pulses for<br>transmit clock | its transmit clo | | EXEN2 | T2CON.3 | Timer 2 extern<br>transition on Ta<br>ignore events | <b>2EX if Time</b> | eg. When se<br>r 2 is not be | et, allows a c<br>sing used to | capture or re<br>clock the se | eload to occ<br>erial port. Ex | ur as a result (<br>(EN2 = 0 caus | of a negative<br>ses Timer 2 to | | TR2 | T2CON.2 | Start/stop cont | rol for Time | r 2. A logic | 1 starts the t | imer. | | | | | C/T2 | T2CON.1 | | nternal time | er (OSC/6 in | 6-clock mo | | | ck mode) | | | CP/RE2 | T2CON.0 | cleared, auto-r | eloads will<br>hen either l | occur either | with Timer | 2 overflows | or negative | transitions at | XEN2 = 1. Whe<br>T2EX when<br>ced to auto-reloa | Figure 6. Timer/Counter 2 (T2CON) Control Register 2002 Jul 18