库 ## 计算机组成与设计 硬件/软件接口 (英文版·第4版·ARM版)- # Comitation ORGANIZATION AND DESIGN DAVID A. PATTERSON John L. Hennessy THE HARDWARE/SOFTWARE INTERFACE ARM EDITION David A. Patterson 加州大学伯克利分校 John L. Hennessy (美) ### 计算机组成与设计 硬件/软件接口 (英文版·第4版·ARM版) #### **Computer Organization and Design** The Hardware/Software Interface (Fourth Edition, ARM Edition) David A. Patterson and John L. Hennessy: Computer Organization and Design: The Hardware/Software Interface, Fourth Edition, ARM Edition (ISBN 978-81-312-2274-4). Original English language edition copyright © 2010 by Elsevier Inc. All rights reserved. This edition of Computer Organization and Design: The Hardware/Software Interface, Fourth Edition, ARM Edition by David A. Patterson and John L. Hennessy is published by arrangement with Elsevier, a division of REED ELSEVIER INDIA (PVT) LTD of Registered Office: Gate No. 3, Building No. A-1, 2 Industrial Area, Kalkaji, New Delhi- 110019. Authorized English language reprint edition published by the Proprietor. ISBN: 978-981-272-642-1 Copyright © 2010 by Elsevier (Singapore) Pte Ltd. Printed in China by China Machine Press under special arrangement with Elsevier (Singapore) Pte Ltd. This edition is authorized for sale in China only, excluding Hong Kong SAR and Taiwan. Unauthorized export of this edition is a violation of the Copyright Act. Violation of this Law is subject to Civil and Criminal Penalties. 本书英文影印版由Elsevier (Singapore) Pte Ltd. 授权机械工业出版社在中国大陆境内独家发行。本版仅限在中国境内(不包括香港特别行政区及台湾地区)出版及标价销售。未经许可之出口,视为违反著作权法,将受法律之制裁。 封底无防伪标均为盗版 版权所有, 侵权必究 本书法律顾问 北京市展达律师事务所 本书版权登记号: 图字: 01-2010-1517 图书在版编目 (CIP) 数据 计算机组成与设计:硬件/软件接口 (英文版·第4版·ARM版)/(美)帕特森 (Patterson, D. A.), 亨尼西 (Hennessy, J. L.) 著. —北京:机械工业出版社, 2010.4 (经典原版书库) 书名原文: Computer Organization and Design: The Hardware/Software Interface, Fourth Edition, ARM Edition ISBN 978-7-111-30288-9 I. 计··· II. ① 帕··· ② 亨··· III. ① 计算机体系结构-英文 ② 微型计算机-接口设备-英文 IV. ① TP303 ②TP364 中国版本图书馆CIP数据核字(2010)第054980号 机械工业出版社(北京市西城区百万庄大街22号 邮政编码 100037) 责任编辑, 李俊竹 北京京师印务有限公司印刷 2010年4月第1版第1次印刷 170mm×242mm · 46 印张 标准书号: ISBN 978-7-111-30288-9 ISBN 978-7-89451-483-7 (光盘) 定价: 95.00元 (附光盘) 凡购本书, 如有缺页、倒页、脱页, 由本社发行部调换 客服热线: (010) 88378991, 88361066 购书热线: (010) 68326294, 88379649, 68995259 投稿热线: (010) 88379604 读者信箱: hzjsj@hzbook.com #### In Praise of Computer Organization and Design: The Hardware/ Software Interface, Fourth Edition "Patterson and Hennessy not only improve the pedagogy of the traditional material on pipelined processors and memory hierarchies, but also greatly expand the multiprocessor coverage to include emerging multicore processors and GPUs. The fourth edition of *Computer Organization and Design* sets a new benchmark against which all other architecture books must be compared." —David A. Wood, University of Wisconsin-Madison "Patterson and Hennessy have greatly improved what was already the gold standard of textbooks. In the rapidly evolving field of computer architecture, they have woven an impressive number of recent case studies and contemporary issues into a framework of time-tested fundamentals." -Fred Chong, University of California at Santa Barbara "Since the publication of the first edition in 1994, Computer Organization and Design has introduced a generation of computer science and engineering students to computer architecture. Now, many of those students have become leaders in the field. In academia, the tradition continues as faculty use the latest edition of the book that inspired them to engage the next generation. With the fourth edition, readers are prepared for the next era of computing." —David I. August, Princeton University "The new coverage of multiprocessors and parallelism lives up to the standards of this well-written classic. It provides well-motivated, gentle introductions to the new topics, as well as many details and examples drawn from current hardware." —John Greiner, Rice University "As computer hardware architecture moves from uniprocessor to multicores, the parallel programming environments used to take advantage of these cores will be a defining challenge to the success of these new systems. In the multicore systems, the interface between the hardware and software is of particular importance. This new edition of *Computer Organization and Design* is mandatory for any student who wishes to understand multicore architecture including the interface between programming it and its architecture." Jeong absorb transed the —Jesse Fang, Director of Programming System Lab at Intel "The fourth edition of *Computer Organization and Design* continues to improve the high standards set by the previous editions. The new content, on trends that are reshaping computer systems including multicores, Flash memory, GPUs, etc., makes this edition a must read—even for all of those who grew up on previous editions of the book." —Parthasarathy Ranganathan, Principal Research Scientist, HP Labs #### **Preface** The most beautiful thing we can experience is the mysterious. It is the source of all true art and science. Albert Einstein, What I Believe, 1930 #### About This Book Danies and Land Design We believe that learning in computer science and engineering should reflect the current state of the field, as well as introduce the principles that are shaping computing. We also feel that readers in every specialty of computing need to appreciate the organizational paradigms that determine the capabilities, performance, and, ultimately, the success of computer systems. Modern computer technology requires professionals of every computing specialty to understand both hardware and software. The interaction between hardware and software at a variety of levels also offers a framework for understanding the fundamentals of computing. Whether your primary interest is hardware or software, computer science or electrical engineering, the central ideas in computer organization and design are the same. Thus, our emphasis in this book is to show the relationship between hardware and software and to focus on the concepts that are the basis for current computers. The recent switch from uniprocessor to multicore microprocessors confirmed the soundness of this perspective, given since the first edition. While programmers could once ignore that advice and rely on computer architects, compiler writers, and silicon engineers to make their programs run faster without change, that era is now over. For programs to run faster, they must become parallel. While the goal of many researchers is to make it possible for programmers to be unaware of the underlying parallel nature of the hardware they are programming, it will take many years to realize this vision. Our view is that for at least the next decade, most programmers are going to have to understand the hardware/software interface if they want programs to run efficiently on parallel computers. The audience for this book includes those with little experience in assembly language or logic design who need to understand basic computer organization as well as readers with backgrounds in assembly language and/or logic design who want to learn how to design a computer or understand how a system works and why it performs as it does. #### **About the Other Book** Some readers may be familiar with Computer Architecture: A Quantitative Approach, popularly known as Hennessy and Patterson. (This book in turn is often called Patterson and Hennessy,) Our motivation in writing the earlier book was to describe the principles of computer architecture using solid engineering fundamentals and quantitative cost/performance tradeoffs. We used an approach that combined examples and measurements, based on commercial systems, to create realistic design experiences. Our goal was to demonstrate that computer architecture could be learned using quantitative methodologies instead of a descriptive approach. It was intended for the serious computing professional who wanted a detailed understanding of computers. A majority of the readers for this book do not plan to become computer architects. The performance and energy efficiency of future software systems will be dramatically affected, however, by how well software designers understand the basic hardware techniques at work in a system. Thus, compiler writers, operating system designers, database programmers, and most other software engineers need a firm grounding in the principles presented in this book. Similarly, hardware designers must understand clearly the effects of their work on software applications. Thus, we knew that this book had to be much more than a subset of the material in Computer Architecture, and the material was extensively revised to match the different audience. We were so happy with the result that the subsequent editions of Computer Architecture were revised to remove most of the introductory material; hence, there is much less overlap today than with the first editions of both books. #### **About the ARM Edition** Our goal in designing the ARM edition of Computer Organization and Design, was to highlight the importance of embedded systems to the computing industry throughout Asia. We decided to feature the the ARM architecture, since ARM is the most popular instruction set architecture for embedded devices, with almost 4 billion devices sold each year. Specifically, we use the ARM core for exploring the instruction set and arithmetic operations of a real computer. As with previous editions, a MIPS processor is used to present the fundamentals of hardware technologies, pipelining, memory hierarchies, and I/O. #### **Changes for the Fourth Edition** We had five major goals for the fourth edition of Computer Organization and Design: given the multicore revolution in microprocessors, highlight parallel hardware and software topics throughout the book; streamline the existing material to make room for topics on parallelism; enhance pedagogy in general; update the | Chapter or appendix | Sections Se | oftware focus | Hardware focus | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------|----------------| | Computer Abstractions | 1.1 to 1.9 | | | | and Technology | 1.10 (History) | | | | ecring fundamentals and | 2.1 to 2.14 | | | | 2. Instructions: Language is fit done of the Computer singularity of adultion studies and black are studies and black studies and black studies are are studies and black studies are studies are studies are studies are studies are studies are studies and black studies are | MIN | TO O | antitative cos | | | 2.16 to 2.19 | | | | | (a) 2.20 (History) | | PO OI | | 3. Arithmetic for Computers | 3.1 to 3.9 | DO | | | | 3.10 (History) | - | - | | B-1, B-2, B-3— ARM References. | B1.1 to B1.5 Hood and roll a | The reader | A majority o | | C. The Basics of Logic Design | © C.1 to C.13 | iow to souni | | | are engineers need a firm<br>ilarly, hardware designers<br>ware applications. | 4.1 (Overview) | 00 | lata VV | | | 4.2 (Logic Conventions) | e principles | | | | 1 4.0 to 4.4 (Onlipic implementatio | n) | | | | 4.5 (Pipelining Overview) | | | | and dottom of basives yes 4. The Processor | 4.6 (Pipelined Datapath) | 200 | | | fine introductory mate- | 4.7 to 4.9 (Hazards, Exceptions) | Line were | | | | 4.10 to 4.11 (Parallel, Real Stuff) | | | | | 4.12 (Verilog Pipeline Contro | 1) | 700 | | | 4.13 to 4.14 (Fallacies) | | | | | 4.15 (History) | | A or North | | D. Mapping Control to Hardware | D.1 to D.6 | | NO. | | the computing industry | 5.1 to 5.8 | | | | 5. Large and Fast: Exploiting<br>Memory Hierarchy | 5.9 (Verilog Cache Controller | ar We dead | A DO | | | 5.10 to 5.12 | | lugo. | | | 5.13 (History) | | S evice | | nputer. As with previous | 6.1 to 6.10 | | HOLL TO | | 6. Storage and | 6.11 (Networks) | | | | Other I/O Topics | 6.12 to 6.13 | | | | | 6.14 (History) | - | - | | 7. Multicores, Multiprocessors, | 7.1 to 7.13 | | | | and Clusters American Omerand | 7.14 (History) | of Section | en size o | | A. Graphics Processor Units | A.1 to A.12 | | | Review or read Read for culture technical content to reflect changes in the industry since the publication of the third edition in 2004; and restore the usefulness of exercises in this Internet age. Before discussing the goals in detail, let's look at the table on the next page. It shows the hardware and software paths through the material. Chapters 1, 4, 5, and 7 are found on both paths, no matter what the experience or the focus. Chapter 1 is a new introduction that includes a discussion on the importance of power and how it motivates the switch from single core to multicore microprocessors. It also includes performance and benchmarking material that was a separate chapter in the third edition. Chapter 2 is likely to be review material for the hardware-oriented, but it is essential reading for the software-oriented, especially for those readers interested in learning more about compilers and object-oriented programming languages. It includes material from Chapter 3 in the third edition, making it possible to cover the complete ARM architecture in a single chapter, minus the floating-point instructions. Chapter 3 is for readers interested in constructing a datapath or in learning more about floating-point arithmetic. It uses ARM instructions for the examples. Some will skip Chapter 3, either because they don't need it or because it is a review. Chapter 4 combines two chapters from the third edition to explain pipelined processors. Sections 4.1, 4.5, and 4.10 give overviews for those with a software focus. Those with a hardware focus, however, will find that this chapter presents core material; they may also, depending on their background, want to read Appendix C on logic design first. Chapter 6 on storage is critical to readers with a software focus, and should be read by others if time permits. The last chapter on multicores, multiprocessors, and clusters is mostly new content and should be read The first goal was to make parallelism a first class citizen in this edition, as it was a separate chapter on the CD in the last edition. The most obvious example is Chapter 7. In particular, this chapter introduces the Roofline performance model, and shows its value by evaluating four recent multicore architectures on two kernels. This model could prove to be as insightful for multicore microprocessors as the 3Cs model is for caches. Given the importance of parallelism, it wasn't wise to wait until the last chapter to talk about, so there is a section on parallelism in each of the preceding six chapters: - Chapter 1: Parallelism and Power. It shows how power limits have forced the industry to switch to parallelism, and why parallelism helps. - Chapter 2: Parallelism and Instructions: Synchronization. This section discusses locks for shared variables, specifically the ARM instruction SWP. - Chapter 3: Parallelism and Computer Arithmetic: Floating-Point Associativity. This section discusses the challenges of numerical precision and floating-point calculations. - Chapter 4: Parallelism and Advanced Instruction-Level Parallelism. It covers advanced ILP—superscalar, speculation, VLIW, loop-unrolling, and OOO—as well as the relationship between pipeline depth and power consumption. - Chapter 5: Parallelism and Memory Hierarchies: Cache Coherence. It introduces coherency, consistency, and snooping cache protocols. - Chapter 6: Parallelism and I/O: Redundant Arrays of Inexpensive Disks. It describes RAID as a parallel I/O system as well as a highly available ICO system. Chapter 7 concludes with reasons for optimism why this foray into parallelism should be more successful than those of the past. I am particularly excited about the addition of an appendix on Graphical Processing Units written by NVIDIA's chief scientist, David Kirk, and chief architect, John Nickolls. Appendix A is the first in-depth description of GPUs, which is a new and interesting thrust in computer architecture. The appendix builds upon the parallel themes of this edition to present a style of computing that allows the programmer to think MIMD yet the hardware tries to execute in SIMD-style whenever possible. As GPUs are both inexpensive and widely available—they are even found in many laptops—and their programming environments are freely available, they provide a parallel hardware platform that many could experiment with. The second goal was to streamline the book to make room for new material in parallelism. The first step was simply going through all the paragraphs accumulated over three editions with a fine-toothed comb to see if they were still necessary. The coarse-grained changes were the merging of chapters and dropping of topics. Mark Hill suggested dropping the multicycle processor implementation and instead adding a multicycle cache controller to the memory hierarchy chapter. This allowed the processor to be presented in a single chapter instead of two, enhancing the processor material by omission. The performance material from a separate chapter in the third edition is now blended into the first chapter. The third goal was to improve the pedagogy of the book. Chapter 1 is now meatier, including performance, integrated circuits, and power, and it sets the stage for the rest of the book. Chapters 2 and 3 were originally written in an evolutionary style, starting with a "single celled" architecture and ending up with the full MIPS architecture by the end of Chapter 3. This leisurely style is not a good match to the modern reader. This edition merges all of the instruction set material for the integer instructions into Chapter 2—making Chapter 3 optional for many readers—and each section now stands on its own. The reader no longer needs to read all of the preceding sections. Hence, Chapter 2 is now even better as a reference than it was in prior editions. Chapter 4 works better since the processor is now a single chapter, as the multicycle implementation is a distraction today. Chapter 5 has a new section on building cache controllers, along with a new CD section containing the Verilog code for that cache. The accompanying CD-ROM introduced in the third edition allowed us to reduce the cost of the book by saving pages as well as to go into greater depth on topics that were of interest to some but not all readers. Alas, in our enthusiasm to save pages, readers sometimes found themselves going back and forth between the CD and book more often than they liked. This should not be the case in this edition. Each chapter now has the Historical Perspectives section on the CD and four chapters also have one advanced material section on the CD. Additionally, all exercises are in the printed book, so flipping between book and CD should be rare in this edition. For those of you who wonder why we include a CD-ROM with the book, the answer is simple: the CD contains content that we feel should be easily and immediately accessible to readers no matter where they are. The CD contains all of the Appendixes as well as the advanced content and reference material. This is a fast-moving field, and as is always the case for our new editions, an important goal is to update the technical content. The AMD Opteron X4 model 2356 (code named "Barcelona") serves as a running example throughout the book, and is found in Chapters 1, 4, 5, and 7. Chapters 1 and 6 add results from the new power benchmark from SPEC. Chapters 2 and 3 illustrate instruction set architecture with the latest version of the ARM architecture. Chapter 5 adds a new section on Virtual Machines, which are resurging in importance. Chapter 5 has detailed cache performance measurements on the Opteron X4 multicore and a few details on its rival, the Intel Nehalem, which will not be announced until after this edition is published. Chapter 6 describes Flash Memory for the first time as well as a remarkably compact server from Sun, which crams 8 cores, 16 DIMMs, and 8 disks into a single 1U bit. It also includes the recent results on long-term disk failures. Chapter 7 covers a wealth of topics regarding parallelism-including multithreading, SIMD, vector, GPUs, performance models, benchmarks, multiprocessor networks-and describes three multicores plus the Opteron X4: Intel Xeon model e5345 (Clovertown), IBM Cell model QS20, and the Sun Microsystems T2 model 5120 (Niagara 2). The final goal was to try to make the exercises useful to instructors in this Internet age, for homework assignments have long been an important way to learn material. Alas, answers are posted today almost as soon as the book appears. We have a twopart approach. First, expert contributors have worked to develop entirely new exercises for each chapter in the book. Second, most exercises have a qualitative description supported by a table that provides several alternative quantitative parameters needed to answer this question. The sheer number plus flexibility in terms of how the instructor can choose to assign variations of exercises will make it hard for students to find the matching solutions online. Instructors will also be able to change these quantitative parameters as they wish, again frustrating those students who have come to rely on the Internet to provide solutions for a static and unchanging set of exercises. We feel this new approach is a valuable new addition to the book-please let us know how well it works for you, either as a student or instructor! We have preserved useful book elements from prior editions. To make the book work better as a reference, we still place definitions of new terms in the margins at their first occurrence. The book element called "Understanding Program Performance" sections helps readers understand the performance of their programs and how to improve it, just as the "Hardware/Software Interface" book element helped readers understand the tradeoffs at this interface. "The Big Picture" section remains so that the reader sees the forest even despite all the trees. "Check Yourself" sections help readers to confirm their comprehension of the material on the first time through with answers provided at the end of each chapter. #### **Instructor Support** We have created and collected a great deal of material to help instructors teach courses using the book including solutions to exercises, chapter quizzes, figures from the book, lecture notes, lecture slides, and other materials. The publisher will provide access to this material to instructors who adopt the book for their courses. Larcelona") serves as a running example throughout lessers. #### **Concluding Remarks** If you read the following acknowledgments section, you will see that we went to great lengths to correct mistakes. Since a book goes through many printings, we have the opportunity to make even more corrections. If you uncover any remaining, resilient bugs, please contact the publisher by electronic mail at cod4bugs@mkp.com or by low-tech mail using the address found on the copyright page. Please note in the subject line if you found the error in the Asian Edition. This fourth edition marks a break in the long-standing collaboration between Hennessy and Patterson, which started in 1989. The demands of running one of the world's great universities meant that President Hennessy could no longer make the substantial commitment to create a new edition. The remaining author felt like a juggler who had always performed with a partner who suddenly is thrust on the stage as a solo act. Hence, the people in the acknowledgments and Berkeley colleagues played an even larger role in shaping the contents of this book. Nevertheless, this time around there is only one author to blame for the new material in what you are about to read. If all the telephic does not restricted #### **Acknowledgments for the Fourth Edition** I'm very grateful to Andrew Sloss, Dominic Symes, and Chris Wright for their invaluable suggestions on what I should include about ARM in Chapters 2 and 3. The ARM appendixes are developed from the material in their book, ARM System's Developer Guide, Designing and Optimizing System Software. They also took the time to read the chapter drafts of 2 and 3 for technical accuracy. Of course, any mistakes that remain are entirely my own. I'd like to thank David Kirk, John Nickolls, and their colleagues at NVIDIA (Michael Garland, John Montrym, Doug Voorhies, Lars Nyland, Erik Lindholm, Paulius Micikevicius, Massimiliano Fatica, Stuart Oberman, and Vasily Volkov) for writingthe first in-depth appendix on GPUs. I am also very grateful for the contributions of the many experts who developed the new exercises for this new edition. Writing good exercises is not an easy task, and each contributor worked long and hard to develop problems that are both challenging and engaging: - Chapter 1: Javier Bruguera (Universidade de Santiago de Compostela) - Chapter 2: John Oliver (Cal Poly, San Luis Obispo), with contributions from Nicole Kaiyan (University of Adelaide) and Milos Prvulovic (Georgia Tech). Ranjani Parthasarathi (Anna University) converted the MIPS-based exercises to their ARM equivalents for the ARM edition. - Chapter 3: Matthew Farrens (University of California, Davis). Ranjani Parthasarathi (Anna University) converted the original MIPS-based exercises to their ARM equivalents for the ARM edition. - Chapter 4: Milos Prvulovic (Georgia Tech) - Chapter 5: Jichuan Chang, Jacob Leverich, Kevin Lim, and Partha Ranganathan (all from Hewlett-Packard), with contributions from Nicole Kaiyan (University of Adelaide) - Chapter 6: Perry Alexander (The University of Kansas) - Chapter 7: David Kaeli (Northeastern University) **Peter Ashenden** took on the Herculean task of editing and evaluating *all* of the new exercises. Moreover, he even added the substantial burden of developing the companion CD. I relied on my Silicon Valley colleagues for much of the technical material that this book relies upon: - AMD—for the details and measurements of the Opteron X4 (Barcelona): William Brantley, Vasileios Liaskovitis, Chuck Moore, and Brian Waldecker. - Intel—for the prereleased information on the Intel Nehalem: Faye Briggs. - Micron—for background on Flash Memory in Chapter 6: Dean Klein. - Sun Microsystems—for the measurements of the instruction mixes for the SPEC2006 benchmarks in Chapter 2 and details and measurements of the Sun Server x4150 in Chapter 6: Yan Fisher, John Fowler, Darryl Gove, Paul Joyce, Shenik Mehta, Pierre Reynes, Dimitry Stuve, Durgam Vahia, and David Weaver. - U.C. Berkeley—Krste Asanovic (who supplied the idea for software concurrency versus hardware parallelism in Chapter 7), James Demmel and Velvel Kahan (who commented on parallelism and floating-point calculations), Zhangxi Tan (who designed the cache controller and wrote the Verilog for it in Chapter 5), Sam Williams (who supplied the roofline model and the multicore measurements in Chapter 7), and the rest of my colleagues in the **Par Lab** who gave extensive suggestions and feedback on parallelism topics found throughout the book. I am grateful to the many instructors who answered the publisher's surveys, reviewed our proposals, and attended focus groups to analyze and respond to our plans for this edition. They include the following individuals: Focus Group: Mark Hill (University of Wisconsin, Madison), E.J. Kim (Texas A&M University), Jihong Kim (Seoul National University), Lu Peng (Louisiana State University), Dean Tullsen (UC San Diego), Ken Vollmar (Missouri State University), David Wood (University of Wisconsin, Madison), Ki Hwan Yum (University of Texas, San Antonio); Surveys and Reviews: Mahmoud Abou-Nasr (Wayne State University), Perry Alexander (The University of Kansas), Hakan Aydin (George Mason University), Hussein Badr (State University of New York at Stony Brook), Mac Baker (Virginia Military Institute), Ron Barnes (George Mason University), Douglas Blough (Georgia Institute of Technology), Kevin Bolding (Seattle Pacific University), Miodrag Bolic (University of Ottawa), John Bonomo (Westminster College), Jeff Braun (Montana Tech), Tom Briggs (Shippensburg University), Scott Burgess (Humboldt State University), Fazli Can (Bilkent University), Warren R. Carithers (Rochester Institute of Technology), Bruce Carlton (Mesa Community College), Nicholas Carter (University of Illinois at Urbana-Champaign), Anthony Cocchi (The City University of New York), Don Cooley (Utah State University), Robert D. Cupper (Allegheny College), Edward W. Davis (North Carolina State University), Nathaniel J. Davis (Air Force Institute of Technology), Molisa Derk (Oklahoma City University), Derek Eager (University of Saskatchewan), Ernest Ferguson (Northwest Missouri State University), Rhonda Kay Gaede (The University of Alabama), Etienne M. Gagnon (UQAM), Costa Gerousis (Christopher Newport University), Paul Gillard (Memorial University of Newfoundland), Michael Goldweber (Xavier University), Georgia Grant (College of San Mateo), Merrill Hall (The Master's College), Tyson Hall (Southern Adventist University), Ed Harcourt (Lawrence University), Justin E. Harlow (University of South Florida), Paul F. Hemler (Hampden-Sydney College), Martin Herbordt (Boston University), Steve J. Hodges (Cabrillo College), Kenneth Hopkinson (Cornell University), Dalton Hunkins (St. Bonaventure University), Baback Izadi (State University of New York—New Paltz), Reza Jafari, Robert W. Johnson (Colorado Technical University), Bharat Joshi (University of North Carolina, Charlotte), Nagarajan Kandasamy (Drexel University), Rajiv Kapadia, Ryan Kastner (University of California, Santa Barbara), Jim Kirk (Union University), Geoffrey S. Knauth (Lycoming College), Manish M. Kochhal (Wayne State), Suzan Koknar-Tezel (Saint Joseph's University), Angkul Kongmunvattana (Columbus State University), April Kontostathis (Ursinus College), Christos Kozyrakis (Stanford University), Danny Krizanc (Wesleyan University), Ashok Kumar, S. Kumar (The University of Texas), Robert N. Lea (University of Houston), Baoxin Li (Arizona State University), Li Liao (University of Delaware), Gary Livingston (University of Massachusetts), Michael Lyle, Douglas W. Lynn (Oregon Institute of Technology), Yashwant K Malaiya (Colorado State University), Bill Mark (University of Texas at Austin), Ananda Mondal (Claffin University), Alvin Moser (Seattle University), Walid Najiar (University of California, Riverside), Danial J. Neebel (Loras College), John Nestor (Lafayette College), Joe Oldham (Centre College), Timour Paltashev, James Parkerson (University of Arkansas), Shaunak Pawagi (SUNY at Stony Brook), Steve Pearce, Ted Pedersen (University of Minnesota), Gregory D Peterson (The University of Tennessee), Dejan Raskovic (University of Alaska, Fairbanks) Brad Richards (University of Puget Sound), Roman Rozanov, Louis Rubinfield (Villanova University), Md Abdus Salam (Southern University), Augustine Samba (Kent State University), Robert Schaefer (Daniel Webster College), Carolyn J. C. Schauble (Colorado State University), Keith Schubert (CSU San Bernardino), William L. Schultz, Kelly Shaw (University of Richmond), Shahram Shirani (McMaster University), Scott Sigman (Drury University), Bruce Smith, David Smith, Jeff W. Smith (University of Georgia, Athens), Philip Snyder (Johns Hopkins University), Alex Sprintson (Texas A&M), Timothy D. Stanley (Brigham Young University), Dean Stevens (Morningside College), Nozar Tabrizi (Kettering University), Yuval Tamir (UCLA), Alexander Taubin (Boston University), Will Thacker (Winthrop University), Mithuna Thottethodi (Purdue University), Manghui Tu (Southern Utah University), Rama Viswanathan (Beloit College), Guoping Wang (Indiana-Purdue University), Patricia Wenner (Bucknell University), Kent Wilken (University of California, Davis), David Wolfe (Gustavus Adolphus College), David Wood (University of Wisconsin, Madison), Mohamed Zahran (City College of New York), Gerald D. Zarnett (Ryerson University), Nian Zhang (South Dakota School of Mines & Technology), Jiling Zhong (Troy University), Huiyang Zhou (The University of Central Florida), Weiyu Zhu (Illinois Wesleyan University). I would especially like to thank the Berkeley people who gave key feedback for Chapter 7 and Appendix A, which were the most challenging pieces to write for this edition: Krste Asanovic, Christopher Batten, Rastilav Bodik, Bryan Catanzaro, Jike Chong, Kaushik Data, Greg Giebling, Anik Jain, Jae Lee, Vasily Volkov, and Samuel Williams. A special thanks also goes to **Mark Smotherman** for making multiple passes to find technical and writing glitches that significantly improved the quality of this edition. He played an even more important role this time given that this edition was done as a solo act. We wish to thank the extended Morgan Kaufmann family for agreeing to publish this book again under the able leadership of **Denise Penrose**. **Nathaniel McFadden** was the developmental editor for this edition and worked with me weekly on the contents of the book. **Kimberlee Honjo** coordinated the surveying of users and their responses. Dawnmarie Simpson managed the book production process for the original Fourth Edition, Parveen Singh managed the production for the ARM edition. We thank also the many vendors who contributed to this volume, especially Alan Rose of Multiscience Press and diacriTech, our compositor for the original Fourth Edition. Ritesh Misri and Veena Kaul of Thomson Digital provided all the production services — copyedit to final pages — for the ARM edition. The contributions of the nearly 200 people we mentioned here have helped make this fourth edition what I hope will be our best book yet. Enjoy! #### aufida bia symerovini ovor David A. Patterson I vousson memosi chemos #### **About the Authors** DAVID A. PATTERSON was the first in his family to graduate from college (1969 A.B UCLA), and he enjoyed it so much that he didn't stop until a PhD (1976 UCLA). He joined U.C. Berkeley in 1977. He spent 1979 at DEC working on the VAX minicomputer. He and colleagues later developed the Reduced Instruction Set Computer (RISC). In 1984 Sun Microsystems recruited him to start the SPARC architecture. In 1987, Patterson and colleagues tried building dependable storage systems from the new PC disks. This led to the popular Redundant Array of Inexpensive Disks (RAID). He spent 1989 working on the CM-5 supercomputer. Patterson and colleagues later tried building a supercomputer using standard desktop computers and switches. The resulting Network of Workstations (NOW) project led to cluster technology used by many Internet services. He is currently Director of both the RAD Lab and the ParLab. In the past, he served as Chair of Berkeley's CS Division, Chair of the CRA, and President of the ACM. All this resulted in 200 papers, 5 books, and about 30 honors, some shared with friends, including election to the National Academy of Engineering, the National Academy of Sciences, and the Silicon Valley Engineering Hall of Fame. He was named Fellow of the Computer History Museum and both AAAS organizations. From the University of California he won the Outstanding Alumnus Award (UCLA Computer Science Department) and the Distinguished Teaching Award (Berkeley). As a fellow of the ACM he received the SIGARCH Eckert—Mauchly Award, the SIGMOD Test of Time Award, the Distinguished Service Award, and the Karlstrom Outstanding Educator Award. He is also a fellow at the IEEE, where he received the Johnson Information Storage Award, the Undergraduate Teaching Award, and the Mulligan Education Medal. Finally, Hennessy and he shared the IEEE von Neumann Medal and the NEC C&C Prize. JOHN L. HENNESSY is the president of Stanford University, where he has been a member of the faculty since 1977 in the departments of electrical engineering and computer science. Hennessy is a fellow of the IEEE and the ACM, a member of the National Academy of Engineering, the National Academy of Science, the American Academy of Arts and Sciences, and the Spanish Royal Academy of Engineering. He received the 2001 Eckert—Mauchly Award for his contributions to RISC technology, the 2001 Seymour Cray Computer Engineering Award, and shared the John von Neumann Award in 2000 with David Patterson. After completing the Stanford MIPS project in 1984, he took a one-year leave from the university to cofound MIPS Computer Systems, which developed one of the first commercial RISC microprocessors. After being acquired by Silicon Graphics in 1991, MIPS Technologies became an independent company in 1998, focusing on microprocessors for the embedded marketplace. Millions of MIPS microprocessors have been shipped in devices ranging from video games and palmtop computers to laser printers and network switches. Hennessy's more recent research at Stanford focuses on the area of designing and exploiting multiprocessors. He helped lead the design of the DASH multiprocessor architecture, the first distributed shared-memory multiprocessors supporting cache coherency, and the basis for several commercial multiprocessor designs, including the Silicon Graphics Origin multiprocessors. Since becoming president of Stanford, revising and updating this text and the more advanced *Computer Architecture: A Quantitative Approach* has become a primary form of recreation and relaxation. #### **Contents** DAVID A. PATTERSON was the first in his family to graduate from co vi e Preface. #### | | mputer Abstractions and Technology 2 | |---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.1 | Introduction 3 | | 1.2 | Below Your Program 10 10 10 10 10 10 10 10 10 10 10 10 10 | | 1.3 | Under the Covers 13 days of the Covers 20 availables to made as | | 1.4 | Performance 26 anode bus adood a range of 000 mi bedieser aids | | 1.5 | The Power Wall 39 km mobs A langual and 61 no boly gui | | 1.6 | The Sea Change: The Switch from Uniprocessors to Multiprocessors 41 | | 1.7 | Real Stuff: Manufacturing and Benchmarking the AMD Opteron X4 44 | | 1.8 | Fallacies and Pitfalls 51 | | 1.9 | Concluding Remarks 54 | | 1.10 | Historical Perspective and Further Reading 55 | | 1.11 | Exercises 56 Service ONE ONE ON THE ONE ON THE ONE ON THE ONE ONE ON THE ONE ON THE ONE ONE ONE ON THE ONE ONE ON THE | | | | | Ins | tructions: Language of the Computer 74 | | 2.1 | acute since 1977 in the departments of electrical engineering and convey is a fellow of the HEEL and the ACM, a me87 amountin | | | aculty since 1977 in the departments of electrical engineering and convey is a fellow of the IEEE and the ACM, a me87 amount of the IEEE and the ACM, a me87 amount of the IEEE and the ACM, a me87 amount of the IEEE and the ACM, a me87 amount of the IEEE and the ACM, a me87 amount of the IEEE and the ACM, a me87 amount of the IEEE and the ACM, a me87 amount of the IEEE and the ACM, a me87 amount of the IEEE and the ACM, a me87 amount of the IEEE and | | 2.1 | aculty since 1977 in the departments of electrical engineering and co | | 2.1 2.2 | Introduction 76 Operations of the Computer Hardware 77 Operands of the Computer Hardware 80 Signed and Unsigned Numbers 86 | | 2.1<br>2.2<br>2.3 | Introduction 76 Operations of the Computer Hardware 77 Operands of the Computer Hardware 80 Signed and Unsigned Numbers 86 | | 2.1<br>2.2<br>2.3<br>2.4 | Introduction 76 Operations of the Computer Hardware 77 Operands of the Computer Hardware 80 Signed and Unsigned Numbers 86 | | 2.1<br>2.2<br>2.3<br>2.4<br>2.5 | Introduction 76 Operations of the Computer Hardware 77 Operands of the Computer Hardware 80 Signed and Unsigned Numbers 86 Representing Instructions in the Computer 93 Logical Operations 100 | | 2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6 | Introduction 76 Operations of the Computer Hardware 77 Operands of the Computer Hardware 80 Signed and Unsigned Numbers 86 Representing Instructions in the Computer 93 Logical Operations 100 Instructions for Making Decisions 104 | | 2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7 | Introduction 76 Operations of the Computer Hardware 77 Operands of the Computer Hardware 80 Signed and Unsigned Numbers 86 Representing Instructions in the Computer 93 Logical Operations 100 Instructions for Making Decisions 104 Supporting Procedures in Computer Hardware 113 | | 2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7<br>2.8<br>2.9 | Introduction 76 Operations of the Computer Hardware 77 Operands of the Computer Hardware 80 Signed and Unsigned Numbers 86 Representing Instructions in the Computer 93 Logical Operations 100 Instructions for Making Decisions 104 Supporting Procedures in Computer Hardware 113 Communicating with People 122 | | 2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7<br>2.8<br>2.9<br>2.10 | Introduction 76 Operations of the Computer Hardware 77 Operands of the Computer Hardware 80 Signed and Unsigned Numbers 86 Representing Instructions in the Computer 93 Logical Operations 100 Instructions for Making Decisions 104 Supporting Procedures in Computer Hardware 113 Communicating with People 122 ARM Addressing for 32-Bit Immediates and | | 2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7<br>2.8<br>2.9<br>2.10 | Introduction 76 Operations of the Computer Hardware 77 Operands of the Computer Hardware 80 Signed and Unsigned Numbers 86 Representing Instructions in the Computer 93 Logical Operations 100 Instructions for Making Decisions 104 Supporting Procedures in Computer Hardware 113 Communicating with People 122 ARM Addressing for 32-Bit Immediates and More Complex Addressing Modes 127 Parallelism and Instructions: Synchronization 133 | | 2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7<br>2.8<br>2.9<br>2.10 | Introduction 76 Operations of the Computer Hardware 77 Operands of the Computer Hardware 80 Signed and Unsigned Numbers 86 Representing Instructions in the Computer 93 Logical Operations 100 Instructions for Making Decisions 104 Supporting Procedures in Computer Hardware 113 Communicating with People 122 ARM Addressing for 32-Bit Immediates and |